347
CHAPTER 18 I
2
C BUS MODE (
µ
PD784225Y SUBSERIES ONLY)
User’s Manual U12697EJ3V0UM
Figure 18-20. Master
→
Slave Communication Example
(When Master and Slave Select 9 Clock Waits) (3/3)
(3) Stop condition
Note
Release the slave wait by either IIC0
←
FFH or setting WREL0.
IIC0
←
Data
IIC0
←
FFH
Note
IIC0
←
FFH
Note
Note
Note
IIC0
←
Address
IIC0
ACKD0
STD0
SPD0
WTIM0
ACKE0
MSTS0
STT0
SPT0
WREL0
INTIIC0
TRC0
SCL0
SDA0
IIC0
ACKD0
STD0
SPD0
WTIM0
ACKE0
MSTS0
STT0
SPT0
WREL0
INTIIC0
TRC0
H
H
H
H
H
L
L
L
L
Receive
Send
1
2
1
A6
Stop condition
Start condition
D0
D1
D2
D3
D4
D5
D6
D7
A5
2
3
4
5
6
7
8
9
(When SPIE0 = 1)
(When SPIE0 = 1)
L
Master device process
Slave device process
Transfer lines