Connection Diagrams
(Continued)
TL/F/11157 – 65
Order Number DP83902AVJG
See NS Package Number VJG100A
2.0 Pin Description
PQFP
PLCC
AVJG
Pin
I/O
Description
Pin No.
Pin No.
Pin No.
Name
BUS INTERFACE PINS
95
5
92
INT
O
INTERRUPT:
Indicates that the DP83902A requires CPU attention after
reception transmission or completion of DMA transfers. The interrupt is cleared
by writing to the ISR (Interrupt Status Register). All interrupts are maskable.
96
6
93
WACK
I
WRITE ACKNOWLEDGE:
Issued from system to DP83902A to indicate that
data has been written to the external latch. The DP83902A will begin a write
cycle to place the data in local memory.
98
7
95
PRD
O
PORT READ:
Enables data from external latch on to local bus during a
memory write cycle to local memory (remote write operation). This allows
asynchronous transfer of data from the system memory to local memory.
99, 100,
8 – 11
96,
RA3 – RA0
I
REGISTER ADDRESS:
These four pins are used to select a register to be read
1, 2
98 – 100
or written. The state of these inputs is ignored when the DP83902A is not in
slave mode (CS high).
4
Obsolete