2-100
Computer Group Literature Center Web Site
Hawk PCI Host Bridge & Multi-Processor Interrupt Controller
2
The Status Register (STATUS) is used to record information for PCI bus
related events. The bits within the STATUS register are defined as follows:
P66M
PCI66 MHz. This bit indicates the PHB is capable of
supporting a 66.67 MHz PCI bus.
FAST
Fast Back-to-Back Capable. This bit indicates that the
PHB is capable of accepting fast back-to-back
transactions with different targets.
DPAR
Data Parity Detected. This bit is set when three conditions
are met: 1) the PHB asserted PERR_ itself or observed
PERR_ asserted; 2) the PHB was the PCI Master for the
transfer in which the error occurred; 3) the PERR bit in the
PCI Command Register is set. This bit is cleared by
writing it to 1; writing a 0 has no effect.
SELTIM
DEVSEL Timing. This field indicates that the PHB will
always assert DEVSEL_ as a ‘medium’ responder.
SIGTA
Signalled Target Abort. This bit is set by the PCI Slave
whenever it terminates a transaction with a target-abort. It
is cleared by writing it to 1; writing a 0 has no effect.
RCVTA
Received Target Abort. This bit is set by the PCI Master
whenever its transaction is terminated by a target-abort. It
is cleared by writing it to 1; writing a 0 has no effect.
RCVMA
Received Master Abort. This bit is set by the PCI Master
whenever its transaction (except for Special Cycles) is
terminated by a master-abort. It is cleared by writing it to
1; writing a 0 has no effect.
SIGSE
Signaled System Error. This bit is set whenever the PHB
asserts SERR_. It is cleared by writing it to 1; writing a 0
has no effect.
RCVPE
Detected Parity Error. This bit is set whenever the PHB
detects a parity error, even if parity error checking is
disabled (see bit PERR in the PCI Command Register). It
is cleared by writing it to 1; writing a 0 has no effect.
Summary of Contents for MVME5100 Series
Page 1: ...MVME5100 Single Board Computer Programmer s Reference Guide V5100A PG2 September 2001 Edition ...
Page 16: ...xvi ...
Page 20: ...xx ...
Page 28: ...xxviii ...
Page 62: ...1 34 Computer Group Literature Center Web Site Product Data and Memory Maps 1 ...
Page 278: ...3 88 Computer Group Literature Center Web Site System Memory Controller SMC 3 ...
Page 288: ...4 10 Computer Group Literature Center Web Site Hawk Programming Details 4 ...
Page 320: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...