3-52
Computer Group Literature Center Web Site
System Memory Controller (SMC)
3
Note that when this register is all 0’s, the scrub prescale
counter does not increment, disabling any scrubs from
occurring. Since SCRUB_FREQUENCY is cleared to
0’s at power-up reset, scrubbing is disabled until software
programs a non-zero value into it.
Scrub Address Register
SCRUB ADDRESS
These bits form the address counter used by the scrubber
for all blocks of SDRAM. The scrub address counter
increments by one each time a scrub to one location
completes to all of the blocks of SDRAM. When it
reaches all 1s, it rolls back over to all 0s and continues
counting. The SCRUB_ADDRESS counter is readable
and writable for test purposes.
Note that for each block, the most significant bits of
SCRUB ADDRESS COUNTER are meaningful only
when their SDRAM devices are large enough to require
them.
Address
$FEF80048
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
Name
0
0
0
SCRUB ADDRESS
0
0
0
Operation
R
R
R
READ/WRITE
R
R
R
Reset
X
X
X
0 P
X
X
X
Summary of Contents for MVME5100 Series
Page 1: ...MVME5100 Single Board Computer Programmer s Reference Guide V5100A PG2 September 2001 Edition ...
Page 16: ...xvi ...
Page 20: ...xx ...
Page 28: ...xxviii ...
Page 62: ...1 34 Computer Group Literature Center Web Site Product Data and Memory Maps 1 ...
Page 278: ...3 88 Computer Group Literature Center Web Site System Memory Controller SMC 3 ...
Page 288: ...4 10 Computer Group Literature Center Web Site Hawk Programming Details 4 ...
Page 320: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...