P1
J18
J24
CR3
CR4
U12
U19
TP8
TP6
CR1
CR2
X1
J6
U20
U11
SW7
D9
U4
U13
U26
C10
U25
SW1
TP9
J13
J3
C7
U14
J14
C103
CON1
J21
J17
Y1
U10
TC7
L1
TC8
TP4
TC4
U2
TC2
TC3
D8
J25
J22
U8
TP2
TC5
TC1
J26
J23
U18
Y3
Y2
J7
TC6
TC10
TC9
L3
U6
DPR1
J12
J11
U22
L2
L6
U1
U9
U23
U7
Y4
TP3
U24
TP10
J28
J27
Y5
SW5
U21
C79
SW4
J5
L7
J8
TP14
TP17
TP16
U16
TP7
TC19
TC18
L5
SW6
SW3
U15
SW2
J2
J1
TP11
TP18
TP5
U5
J4
H1
TP15
TP19
J9
J20
J16
J15
J10
TP1
19
20
F3
F4
C3
C4
G
3
4
K20
K21
L18
L19
E1
B7
C2
10
20
1P2V_CUR_SENSE
1
J18
2
1
1
2
A7
B5
B6
G
1
1P2V
A5
A6
5
10
G
1
A
9
10
A4
G
3
GND
4
3
4
B
B1
1P8V_CUR_SENSE
2
A
A1
1
2
1
GND
2
13
1
K16
1
1
2
1P8V
16
4
19
20
G
1
A
20
D7
D6
D5
40
G
D4
D3
G
H5
H6
J6
C7
D2
15
30
3
4
1
2
H7
G7
C5
C6
G
1
A
1
60
A
1
G
1
G
A1
A
1
GND
50
17
20
2
L20
1
2
1
1
3
G
1
5
5
1
3
2
1
1
3
1
1
4
3
4
TXD2N
I2C0_SDA
I2C1_SDA
TXD2P
L2
RXD2N
RXD2P
I2C1_SCL
Trace DBG
USB
FTDI
12V I/P
ETH PHY-SGMII
12V
3.3V
5V
ON
SWT
RMT
SERDES_REFCLK1N
SERDES_REFCLK1P
SILKSCREEN_TOP
B1
L0
B11 B12
SMA
OSC
SERDES_REFCLK1
B18
HZ
Active
CLK_EN
L3
100MBPS LINK
LED2
1GMBPS LINK
LPDDR
XTAL
DVP-102-000402-001
M2GL_M2S-EVAL-KIT
H
RMT
JTAG_SEL
L
Rev C
PROG Header
DEVRST
SPI
RVI/IAR
FTDI-GPIO
SF2-GPIO
I2C0_SCL
5 – Board Components Placement
Figure 18.
Silkscreen Top View
42
IGLOO2 FPGA Evaluation Kit User Guide