
DS3171/DS3172/DS3173/DS3174
204
Register Name:
E3G832.RSRIE2
Register Description:
E3 G.832 Receive Status Register Interrupt Enable #2
Register Address:
(1,3,5,7)2Eh
Bit
# 15 14 13 12 11 10 9 8
Name
-- -- -- --
Reserved
FBEIE
PEIE
FEIE
Default
0 0 0 0 0 0 0 0
Bit
# 7 6 5 4 3 2 1 0
Name
-- -- -- --
Reserved
FBECIE
PECIE
FECIE
Default
0 0 0 0 0 0 0 0
Bit 10: Remote Error Indication Interrupt Enable (FBEIE)
– This bit enables an interrupt if the FBEL bit is set
and the bit in
.PSRIE[4:1] that corresponds to this port is set.
0 = interrupt disabled
1 = interrupt enabled
Bit 9: Parity Error Interrupt Enable (PEIE)
– This bit enables an interrupt if the PEL bit is set and the bit in
.PSRIE[4:1] that corresponds to this port is set.
0 = interrupt disabled
1 = interrupt enabled
Bit 8: Framing Error Interrupt Enable (FEIE)
– This bit enables an interrupt if the FEL bit is set and the bit in
.PSRIE[4:1] that corresponds to this port is set.
0 = interrupt disabled
1 = interrupt enabled
Bit 2: Remote Error Indication Count Interrupt Enable (FBECIE)
– This bit enables an interrupt if the FBECL bit
is set and the bit in
.PSRIE[4:1] that corresponds to this port is set.
0 = interrupt disabled
1 = interrupt enabled
Bit 1: Parity Error Count Interrupt Enable (PECIE)
– This bit enables an interrupt if the PECL bit is set and the
bit in
.PSRIE[4:1] that corresponds to this port is set.
0 = interrupt disabled
1 = interrupt enabled
Bit 0: Framing Error Count Interrupt Enable (FECIE)
– This bit enables an interrupt if the FECL bit is set and the
bit in
.PSRIE[4:1] that corresponds to this port is set.
0 = interrupt disabled
1 = interrupt enabled