
DS3171/DS3172/DS3173/DS3174
131
11 = Output logic 1
Bits 1 to 0: General-Purpose IO 1 Select [1:0] (GPIO1S[1:0]).
These bits determine the function of the GPIO1
pin.
00 = Input
01 = Port 1 A status output selected by
:GPIOA[3:0] in port control registers
10 = Output logic 0
11 = Output logic 1
Register Name:
GL.ISR
Register Description:
Global Interrupt Status Register
Register Address:
010h
Bit
# 15 14 13 12 11 10 9 8
Name
-- -- -- -- -- -- -- --
Bit
# 7 6 5 4 3 2 1 0
Name PISR4 PISR3 PISR2 PISR1 -- --
RESERVED
GSR
Bits 7 to 4: Port Interrupt Status Register [4:1] (PISR[4:1] )
The corresponding bit is set when any of the bits in
the port interrupt status registers (
) are set. The
INT
interrupt pin will be driven low when any bit is set
and the corresponding
.PISRIE[4:1] interrupt enable bit is enabled.
Bit 0: Global Status Register Interrupt Status (GSR)
This bit is set when any of the latched status register bits in
the global latched status register (
) are set and enabled for interrupt. The
INT
interrupt pin will be driven low
when this bit is set and the
GL.ISRIE
.GSRIE interrupt enable bit is enabled.
Register Name:
GL.ISRIE
Register Description:
Global Interrupt Status Register Interrupt Enable
Register Address:
012h
Bit
# 15 14 13 12 11 10 9 8
Name
-- -- -- -- -- -- -- --
Default
0 0 0 0 0 0 0 0
Bit
# 7 6 5 4 3 2 1 0
Name PISRIE4 PISRIE3 PISRIE2 PISRIE1
--
--
RESERVED
GSRIE
Default
0 0 0 0 0 0 0 0
Bits 7 to 4: Port Interrupt Status Register Interrupt Enable [4:1] (PISRIE[4:1])
When any interrupt enable bit in
this group is enabled corresponding to a status bit set in the
PISR[4:1] status bit group, the
INT
pin will be
driven low.
0 = interrupt disabled
1 = interrupt enabled
Bit 0: Global Status Register Interrupt Status Interrupt Enable (GSRIE)
When this interrupt enable bit is
enabled, and the
GL.ISR
.GSR status bit is set, the
INT
pin will be driven low.
0 = interrupt disabled
1 = interrupt enabled