background image

MachXO5-NX Development Board 
Evaluation Board User Guide 

© 2022 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at 

www.latticesemi.com/legal

 

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. 

44 

FPGA-EB-02052-0.90 

Figure A.7. High Speed Header (BANK5/6) 

5

5

4

4

3

3

2

2

1

1

D

D

C

C

B

B

A

A

NOTE : PLACE ALL THE TERMINATION

RESISTORS ON TOP SIDE AND CLOSE

TO THE U3

LVDS RX TERMINATION RESISTORS

Note :

1) Match length within pair as well as other pairs with +/- 5% tolerence

2)Differential impedance should be 100 Ohms and 50 Ohms as a single ended signals 

3)All the power rails should be capable of carrying 1A current

R

C

o

nn

e

ct

o

r2

Note : Speed of the bus, < 2.5ps skew for pairs and

across the bus, traces should be 100 Ohms

Trace match LVDSI* pins between P and N channels as

well as individual pairs.  

R

C

o

nn

e

ct

o

r1

CrossLink  Headers

1%

CH0_DCK_P

CH0_DCK_N

CH0_DATA0_N

CH0_DATA0_P

CH0_DATA1_P

CH0_DATA1_N

CH2_DATA1_N

CH2_DATA1_P

CH1_DCK_P

CH1_DCK_N

CH0_DATA3_P

CH0_DATA3_N

CH0_DATA2_N

CH0_DATA2_P

CH1_DATA0_N

CH1_DATA1_P

CH1_DATA0_P

CH1_DATA1_N

CH1_DATA2_N

CH1_DATA2_P

CH2_DATA0_P

CH2_DATA0_N

CH2_DCK_N

CH2_DCK_P

CH1_DATA3_N

CH1_DATA3_P

CH3_DATA1_N

CH3_DATA1_P

CH3_DCK_N

CH3_DCK_P

CH3_DATA0_N

CH3_DATA0_P

FX_MOSI

FX_SN
FX_SCLK

FX_MISO

CH1_DCK_P

CH1_DCK_N

CH1_DATA0_P

CH3_DATA0_N

CH1_DATA0_N

CH1_DATA2_P

FX_RESETN

CH1_DATA2_N

CH3_DCK_N

CH1_DATA3_N

CH1_DATA3_P

CH1_DATA1_N

CH3_DATA0_P

CH1_DATA1_P

CH3_DATA1_N

CH3_DATA1_P

CH3_DCK_P

CH0_DATA2_P

CH0_DATA1_P

CH0_DCK_P

CH0_DCK_N

CH0_DATA0_P
CH0_DATA0_N

CH0_DATA2_N

CH2_DATA0_P

CH2_DATA0_N

CH2_DCK_P
CH2_DCK_N

CH0_DATA1_N

CH0_DATA3_P

CH0_DATA3_N

CH2_DATA1_P

CH2_DATA1_N

FX_RESETN

SDA2

SCL2

SDA1
SCL1

SCL2

SDA2

SCL1

SDA1

FX_MOSI
FX_MISO

FX_SN
FX_SCLK

SGMII_MDIO_DATA

SGMII_MD1_N

SGMII_MD2_P

SGMII_MD1_P

SGMII_MD3_P
SGMII_MD3_N

SGMII_MD0_P

SGMII_MD0_N

SGMII_MD2_N

SGMII_INT

SGMII_PHY_SIP
SGMII_PHY_SIN

SGMII_CLK_OUT

SGMII_MDIO_CLK

SGMII_RST_N

SGMII_PHY_SOP
SGMII_PHY_SON

SGMII_PHY_COP
SGMII_PHY_CON

SGMII_LED2
SGMII_LED1

SGMII_LED0

SGMII_XO

SGMII_XI

SGMII_XO

SGMII_XI

SGMII_MD1_N

SGMII_MD2_P

SGMII_MD1_P

SGMII_MD3_N

SGMII_MD3_P

SGMII_MD2_N

SGMII_MD0_P
SGMII_MD0_N

SGMII_LED0

SGMII_LED1

SGMII_LED2

DPHY0_FSYNC

DPHY0_CKP

DPHY0_CKN

DPHY0_DP0

DPHY0_DN0

DPHY0_DP1

DPHY0_DN1

DPHY0_DP2

DPHY0_DN2

DPHY0_DP3

DPHY0_DN3

DPHY0_SDA

DPHY0_SCL

DPHY0_CLK

DPHY0_RST

DPHY0_CKP
DPHY0_CKN

SGMII_FPGA_CLKP

SGMII_FPGA_CLKN

SGMII_PHY_COP

SGMII_PHY_CON

SGMII_PHY_SOP

SGMII_PHY_SON

SGMII_FPGA_RXP

SGMII_FPGA_RXN

SGMII_FPGA_TXP

SGMII_FPGA_TXN

SGMII_PHY_SIP

SGMII_PHY_SIN

SDA1

SDA2

SCL1

SCL2

FX_SN

FX_MOSI

FX_MISO

FX_SCLK

FX_RESETN

DPHY0_DP3

DPHY0_DN3

DPHY0_DP1

DPHY0_DN1

DPHY0_DP0
DPHY0_DN0

DPHY0_DP2

DPHY0_DN2

CH1_DCK_P

CH1_DCK_N

CH3_DCK_N

CH3_DCK_P

CH1_DATA1_N

CH1_DATA1_P

CH1_DATA3_P

CH1_DATA3_N

CH1_DATA0_N

CH1_DATA0_P

CH1_DATA2_P
CH1_DATA2_N

SGMII_FPGA_CLKP

SGMII_FPGA_CLKN

SGMII_FPGA_RXP
SGMII_FPGA_RXN

SGMII_FPGA_TXP

SGMII_FPGA_TXN

CH0_DCK_P

CH0_DCK_N

CH2_DCK_P
CH2_DCK_N

CH0_DATA0_N

CH0_DATA0_P

CH0_DATA2_P
CH0_DATA2_N

CH0_DATA1_P
CH0_DATA1_N

CH0_DATA3_N

CH0_DATA3_P

CH2_DATA0_P

CH2_DATA0_N

CH2_DATA1_N

CH2_DATA1_P

CH3_DATA0_N

CH3_DATA0_P

CH3_DATA1_P

CH3_DATA1_N

SGMII_INT

SGMII_MDIO_DATA

SGMII_MDIO_CLK

SGMII_RST_N

DPHY0_SDA
DPHY0_SCL

DPHY0_FSYNC

DPHY0_CLK

DPHY0_RST

SGMII_CLK_OUT

+12V

+12V

+1.8V

+12V

+3.3V

+5.0V

+12V

+3.3V

+5.0V

+1.8V

+12V

+12V

+3.3V +1.8V

+5.0V +3.3V +1.8V

+5.0V

VCCIO5

VCCIO6

SGMII_VDDIO

SGMII_VDDIO

SGMII_PHY_D1V8

+2.5V

SGMII_VDDIO

+2.5V

+3.3V

+3.3V

+3.3V

VCCIO5

VCCIO6

VRAM

CVDD

+2.8V

VCCA_1V_PHY

+1.8V

+1.0V

VRAM

VCCA_1V_PHY

+2.5V

SGMII_PHY_D1V8

SGMII_VDDIO

SDA1

[8]

SDA2

[8]

SCL2

[8]

SCL1

[8]

FX_MOSI

[8]

FX_SN

[8]

FX_SCLK

[8]

FX_MISO

[8]

FX_RESETN

[8]

SGMII_INT

[8]

SGMII_MDIO_DATA

[8]

SGMII_MDIO_CLK

[8]

SGMII_RST_N

[8]

DPHY0_SDA

[9]

DPHY0_SCL

[9]

DPHY0_CLK

[9]

DPHY0_FSYNC

[9]

DPHY0_RST

[9]

SGMII_CLK_OUT

[8]

Date:

Size

Schematic  Rev

o f

Sheet

Title

Lattice  Semiconductor  Applications

Email:  [email protected]

Phone (503) 268-8001 -or- (800) LATTICE

Board  Rev

Project

1.0

MachXO5-NX Development Board

C

7

11

Thursday, January 13, 2022

A

High Speed Heads(BANK5/6)

Date:

Size

Schematic  Rev

o f

Sheet

Title

Lattice  Semiconductor  Applications

Email:  [email protected]

Phone (503) 268-8001 -or- (800) LATTICE

Board  Rev

Project

1.0

MachXO5-NX Development Board

C

7

11

Thursday, January 13, 2022

A

High Speed Heads(BANK5/6)

Date:

Size

Schematic  Rev

o f

Sheet

Title

Lattice  Semiconductor  Applications

Email:  [email protected]

Phone (503) 268-8001 -or- (800) LATTICE

Board  Rev

Project

1.0

MachXO5-NX Development Board

C

7

11

Thursday, January 13, 2022

A

High Speed Heads(BANK5/6)

D13

Red

R38

2.2K

DNI

C146 100nF

C181

1uF

R56
100

DNI

C175

1uF

C158

1uF

R54
100

DNI

R49
100

DNI

C18

18pF

C147 100nF

R53
100

DNI

MachXO5-NX

U3F

VCCIO5

T12

VCCIO5

V14

PB48B/ ADC_CN14/BDQ42

N12

PB48A/ ADC_CP14/BDQ42

N13

PB52A/ ADC_CP11/BDQ54

P13

PB40B/ COMP1IN/PCLKC5_0/BDQ42

R11

PB52B/ ADC_CN11/BDQ54

R13

PB58B/ PCLKC5_3/LRC_GPLL0T_MFGOUT2/BDQ54

R14

PB40A/ COMP1IP/PCLKT5_0/BDQ42

T11

PB50B/ COMP3IN/BDQ54

T13

PB58A/ PCLKT5_3/LRC_GPLL0T_MFGOUT1/BDQ54

T14

PB38B/ ADC_CN4/BDQ42

U11

PB44B/ COMP2IN/BDQ42

U12

PB50A/ COMP3IP/BDQ54

U13

PB56B/ ADC_CN15/BDQ54

U14

PB38A/ VREF5_1/ADC_CP4/BDQ42

V11

PB44A/ COMP2IP/BDQ42

V12

PB56A/ ADC_CP15/BDQ54

V13

PB42B/ PCLKC5_1/ADC_CN8/BDQSN42

W11

PB46B/ PCLKC5_2/ADC_CN13/BDQ42

W12

PB54B/ ADC_CN12/BDQSN54

W13

PB60B/ LRC_GPLL0C_IN/VREF5_2/ATB_SENSE/BDQ54

W14

PB42A/ PCLKT5_1/ADC_CP8/BDQS42

Y11

PB46A/ PCLKT5_2/ADC_CP13/BDQ42

Y12

PB54A/ ADC_CP12/BDQS54

Y13

PB60A/ LRC_GPLL0T_IN/ATB_FORCE/BDQ54

Y14

C184

0.1uF

Q2

MMBT3904

FB12

MPZ1005S121CT000

C182

0.1uF

R158

1M Ohm

C159

1uF

R89

100

R166
1K

DP83867ERGZT

U7

TX_D3

25

TX_D2

26

TX_D1/SGMII_SIP

27

TX_D0/SGMII_SIN

28

GTX_CLK

29

VDDIO

30

VDD1P0

31

RX_CLK

32

RX_D0/SGMII_COP

33

RX_D1/SGMII_CON

34

RX_D2/SGMII_SOP

35

RX_D3/SGMII_SON

36

TX_CTRL

37

RX_CTRL

38

GPIO_0

39

GPIO_1

40

VDDIO

41

VDD1P0

42

RESET

43

INT/PWDN

44

LED_2

45

LED_1

46

LED_0

47

VDDA1P8

48

TD_P_A

1

TD_M_A

2

VDDA2P5

3

TD_P_B

4

TD_M_B

5

VDD1P0

6

TD_P_C

7

TD_M_C

8

VDDA2P5

9

TD_P_D

10

TD_M_D

11

RBIAS

12

VDDA1P8

13

XO

14

XI

15

MDC

16

MDIO

17

CLK_OUT

18

VDDIO

19

JTAG_CLK

20

JTAG_TDO

21

JTAG_TMS

22

JTAG_TDI

23

VDD1P0

24

E

P

A

D

49

C183

0.1uF

R205

100

C162

0.1uF

C149 100nF

C160

1uF

C44

0.1uF

JP3

PHY_PD

1

2

R57
100

DNI

C166

10uF

C24

100nF

C43

0.1uF

R219

2.2K

C163

0.1uF

C161

1uF

R77

2.2K

C167

1uF

C148 100nF

R60
100

DNI

FB1

MPZ1005S121CT000

U5

Hirose - FX12 - 40 Pos

DNI

CH1_DCK_P

1

CH1_DCK_N

2

GND

3

CH1_DATA0_P

4

CH1_DATA0_N

5

GND

6

CH1_DATA2_P

7

CH1_DATA2_N

8

GND

9

SN

10

SCLK

11

PWR_12_0V

12

SDA1

13

SCL1

14

GND

15

CH3_DATA0_P

16

CH3_DATA0_N

17

GND

18

CH3_DCK_P

19

CH3_DCK_N

20

PWR_12V

21

RESETN

22

PWR_5-0V

23

CH1_DATA1_P

24

CH1_DATA1_N

25

PWR_3-3V

26

CH1_DATA3_P

27

CH1_DATA3_N

28

PWR_1-8V

29

MOSI

30

MISO

31

PWR_1-8V

32

GND

33

GND

34

PWR_3-3V

35

CH3_DATA1_P

36

CH3_DATA1_N

37

PWR_5-0V

38

SDA

39

SCL

40

Shield1

41

Shield2

42

Shield3

43

Shield4

44

Shield5

45

Shield6

46

R61
100

DNI

R220

2.2K

C26

100nF

C176

0.1uF

C168

1uF

R76

2.2K

C164

0.1uF

C157

10uF

C22

100nF

R221

2.2K

R167
1K

C177

0.1uF

R124

10K

C169

10uF

R64
100

DNI

R32

11K

C150 100nF

R52
100

DNI

C21

100nF

R59
100

DNI

D15

Red

C165

0.1uF

C170

0.1uF

C25

100nF

R51
100

DNI

MachXO5-NX

U3G

VCCIO6

T9

VCCIO6

V8

PB2A/ VREF6_1/BDQ6

N8

PB10A/ CDR_RXP1/ADC_CP3/BDQ6

N9

PB14A/ CDR0_TESTP/ADC_CP5/BDQ18

N10

PB36A/ BDQ18

N11

PB2B/ BDQ6

P8

PB10B/ CDR_RXN1/ADC_CN3/BDQ6

P9

PB14B/ CDR0_TESTN/ADC_CN5/BDQ18

P10

PB36B/ VREF6_2/BDQ18

P11

PB16A/ CDR1_TESTP/ADC_CP7/BDQ18

R10

PB4A/ BDQ6

T8

PB16B/ CDR1_TESTN/ADC_CN7/BDQ18

T10

PB4B/ BDQ6

U8

PB12A/ PCLKT6_2/ADC_CP2/COMP3P/BDQ6

U9

PB32A/ ADC_CP9/BDQ18

U10

PB12B/ PCLKC6_2/ADC_CN2/COMP3N/BDQ6

V9

PB32B/ ADC_CN9/BDQ18

V10

PB6A/ PCLKT6_0/CDR_RXP0/ADC_CP0/COMP1P/BDQS6

W7

PB8A/ PCLKT6_1/ADC_CP1/COMP2P/BDQ6

W8

PB18A/ ADC_CP6/BDQS18

W9

PB34A/ PCLKT6_3/ADC_CP10/BDQ18

W10

PB6B/ PCLKC6_0/CDR_RXN0/ADC_CN0/COMP1N/BDQSN6

Y7

PB8B/ PCLKC6_1/ADC_CN1/COMP2N/BDQ6

Y8

PB18B/ ADC_CN6/BDQSN18

Y9

PB34B/ PCLKC6_3/ADC_CN10/BDQ18

Y10

C151 100nF

C23

100nF

D14

Red

C39

10uF

R63
100

DNI

R68

0

DNI

R129

10K

C171

0.1uF

Q4

MMBT3904

J27

24580403

NC1

1

CLK_N

2

CLK_P

3

DGND

4

DATA3_N

5

DATA3_P

6

DGND

7

DATA1_N

8

DATA1_P

9

DGND

10

DATA0_N

11

DATA0_P

12

DGND

13

DATA2_N

14

DATA2_P

15

DGND

16

AF_GND

17

AF_VDD2V8

18

NC2

19

MCLK

20

NC3

21

SDA

22

SCL

23

RESET

24

VDD1.05V

25

DVDD1V8

26

DGND

27

AGND

28

AVDD2V8

29

AGND

30

R67

0

DNI

C185

1uF

C40

0.1uF

C178

10uF

J14

7498111001-RJ45

1

1

2

2

3

3

4

4

5

5

6

6

7

7

8

8

9

9

10

10

G

R

O

U

N

D

1

S

1

G

R

O

U

N

D

2

S

2

R36

100

R75

22

U4

Hirose - FX12 - 40 Pos

DNI

CH0_DCK_P

1

CH0_DCK_N

2

GND

3

CH0_DATA0_P

4

CH0_DATA0_N

5

GND

6

CH0_DATA2_P

7

CH0_DATA2_N

8

GND

9

SN

10

SCLK

11

PWR_12V

12

SDA1

13

SCL1

14

GND

15

CH2_DATA0_P

16

CH2_DATA0_N

17

GND

18

CH2_DCK_P

19

CH2_DCK_N

20

PWR_12-0V

21

RESETN

22

PWR_5-0V

23

CH0_DATA1_P

24

CH0_DATA1_N

25

PWR_3-3V

26

CH0_DATA3_P

27

CH0_DATA3_N

28

PWR_1-8V

29

MOSI

30

MISO

31

PWR_1-8V

32

GND

33

GND

34

PWR_3-3V

35

CH2_DATA1_P

36

CH2_DATA1_N

37

PWR_5-0V

38

SDA

39

SCL

40

Shield1

41

Shield2

42

Shield3

43

Shield4

44

Shield5

45

Shield6

46

C27

100nF

C173

1uF

Q3

MMBT3904

X3

25 MHz

ABM3-25

1

2

R58
100

DNI

R65

2.49K

R165
1K

C19

18pF

R50
100

DNI

C41

0.1uF

C156

10uF

C179

1uF

C172

10uF

R233

4.7k

R55
100

DNI

FB6

MPZ1005S121CT000

FB10

MPZ1005S121CT000

R66

2.49K

R62
100

DNI

C42

10uF

C28

18pF

C180

10uF

R203

100

C174

10uF

C20

100nF

R234

4.7k

Summary of Contents for MachXO5-NX Development Kit

Page 1: ...MachXO5 NX Development Board Preliminary Evaluation Board User Guide FPGA EB 02052 0 90 May 2022...

Page 2: ...ded AS IS with all faults and associated risk the responsibility entirely of the Buyer Buyer shall not rely on any data and performance specifications or parameters provided herein Products sold by La...

Page 3: ...5 4 2 Soft UART User Interface 15 5 MachXO5 25 Clock Sources 17 6 SGMII Ethernet Connections 18 7 HyperRAM 20 8 Headers and Test Connections 21 8 1 Versa Headers 21 8 2 Arduino Board GPIO Headers 23 8...

Page 4: ...face 13 Figure 3 4 JTAG Test Header 13 Figure 3 5 I2 C Programming Mode 14 Figure 4 1 JTAG UART User Interfacing 15 Figure 5 1 Onboard Clock Resources 17 Figure 8 1 MIPI Camera Sensor Interface 28 Fig...

Page 5: ...ock Options 17 Table 6 1 SGMII Ethernet PHY Connections 18 Table 7 1 HyperRAM Pin Mapping 20 Table 8 1 Versa J8 Header Pin Connections 21 Table 8 2 Versa J9 Header Pin Connections 22 Table 8 3 Arduino...

Page 6: ...marks of their respective holders The specifications and information herein are subject to change without notice 6 FPGA EB 02052 0 90 Acronyms in This Document A list of acronyms used in this document...

Page 7: ...the following MachXO5 NX Development Board pre loaded with the demo design 12 V AC DC Power adapter Mini USB cable Quick Start Guide The contents of this user guide include top level functional descri...

Page 8: ...Check Appendix D for the board revision information HyperRAM upto 166MHz x16 bits Versa Headers bridge with Lattice ASC Demo Board to support L ASC10 General Purpose Input Output GPIO interface with P...

Page 9: ...lopment Board features the MachXO5 25 in a 400 ball caBGA package This device offers a variety of features and programmability that enhances Secure Control PLD functionality with Multiple Boot capabil...

Page 10: ...3V 3 3V VCCIO8 U3 J23 3 3V 3 3V VCCIO7 U3 J22 3 3V 1 8V VCCIO4 U3 J29 1 2V 2 5V VCCIO6 U3 J21 1 2V 1 8V VCCIO5 U3 J20 1 8V 1 2V 5V VCCIO9 U3 1 8V VCCAUX VCCAUXA VCCAUX H VCCADC U3 1 8V FX12 Headers U4...

Page 11: ...0 and VCCIO2 share the same three positions jumper J25 and short its Pin 1 and Pin 2 can bring the 3 3 V LDO output to both I O bank 0 and bank 2 For power consumption evaluation this board facilitate...

Page 12: ...PC ensuring FTDI reset control jumper JP9 is not populated as default The software select option FTUSB 0 is dedicate for hard JTAG and FTUSB 1 is dedicate for hard I2 C which is mapping with port A a...

Page 13: ...cifications and information herein are subject to change without notice FPGA EB 02052 0 90 13 output tri state mode avoiding multi drivers on those shared signals The JTAG connections between J1 and M...

Page 14: ...B function on Config FTDI Port B and you can select the port FTUSB 1 on the programmer interface for the accessing from Config FTDI Port B to the MachXO5 25 dedicated I2 C download port Figure 3 2 tha...

Page 15: ...JTAG and FTUSB 1 is targeted for UART that is mapped with port A and port B from hardware perspective Mini USB J19 USB FT2232H U18 Port A Port B MachXO5 NX U3 rst JP8 GND RS232_RX_TTL UTDI UTCK UTMS...

Page 16: ...or product names are trademarks or registered trademarks of their respective holders The specifications and information herein are subject to change without notice 16 FPGA EB 02052 0 90 Table 4 2 Soft...

Page 17: ...XPCON_OSC J11 J19 USB USB Clock Generator SMA Figure 5 1 Onboard Clock Resources You need take care that only 27 MHz and 125 MHz clocks are active in default after board power up Both 12 MHz clocks fr...

Page 18: ...1 TD_M_D SGMII_MD3_P To RJ45 12 RBIAS Pull down to GND 13 VDDA1P8 SGMII_PHY_D1V8 1 8 V Power 14 XO SGMII_XO 25 MHz Crystal Output 15 XI SGMII_XI 25 MHz Crystal Input 16 MDC SGMII_MDIO_CLK U1 Optional...

Page 19: ...demarks of their respective holders The specifications and information herein are subject to change without notice FPGA EB 02052 0 90 19 U7 Pin Number U7 Signal Name Net Name MachXO5 25 Ball Location...

Page 20: ...ard Table 7 1 HyperRAM Pin Mapping Cypress HyperRAM in 24 Ball FBGA Connection for HyperRAM0 U6 Connection for HyperRAM1 U9 Symbol Name Ball Location Net Name MachXO5 25 Ball Location Net Name MachXO5...

Page 21: ...ions 8 1 Versa Headers The board provides two headers J8 and J9 for expansion purpose Table 8 1 Versa J8 Header Pin Connections J8 Pin Number Net Name MachXO5 25 Ball Location 1 GND 2 NC 3 EXPCON_2V5...

Page 22: ...ons J9 Pin Number Net Name MachXO5 25 Ball Location 1 HPE_RESOUT F5 2 GND 3 EXPCON_IO0 D3 4 EXPCON_IO1 E4 5 EXPCON_IO2 C3 6 EXPCON_IO3 C2 7 EXPCON_IO4 A4 8 EXPCON_IO5 E5 9 EXPCON_IO6 F6 10 EXPCON_IO7...

Page 23: ...AR_AREF AREF PA03 L19 AR_AREF connection to AREF through R43 9 AR_SDA D20 PA22 SDA N18 Defaults to SDA function on Arduino ZERO Board It is optionally connected to SDA0 through R44 DNI 10 AR_SCL D21...

Page 24: ...AR_AD3 D17 ADC3 PA04 M14 Defaults to ADC3 on Arduino ZERO Board 5 AR_AD4 D18 ADC4 PA05 M17 Defaults to ADC4 on Arduino ZERO Board 6 AR_AD5 D19 ADC5 PB02 M18 Defaults to ADC5 on Arduino ZERO Board 8 3...

Page 25: ...N V10 38 PWR_5 0V 39 SDA1 R4 40 SCL1 R5 Notes Signal is optionally connected to power source through resistor DNI 12 V power needs external supply from pin 8 of J4 Table 8 8 FX12 U5 Header Pin Connect...

Page 26: ...ough USB It allows you to interface a Windows Linux or Mac OS X PC through USB to a downstream embedded system environment and transfer serial messages using the I2 C and SPI protocols The MachXO5 NX...

Page 27: ...4 RASP_IO08 P2 25 GND 26 RASP_IO07 P1 27 RASP_ID_SD K2 28 RASP_ID_SC K1 29 RASP_IO05 N3 30 GND 31 RASP_IO06 N4 32 RASP_IO12 P3 33 RASP_IO13 P4 34 GND 35 RASP_IO19 P5 36 RASP_IO16 M5 37 RASP_IO26 P6 38...

Page 28: ...lopment Board support MIPI Camera sensor input with soft D PHY Figure 8 1 shows the block diagram of the MIPI Camera Sensor interface on the board The data path interface between the camera sensor mod...

Page 29: ...13 10 GND 11 DPHY0_DN0 T13 12 DPHY0_DP0 U13 13 GND 14 DPHY0_DN2 U14 15 DPHY0_DP2 V13 16 GND 17 GND 18 VDD2V8 19 NC 20 DPHY0_CLK K7 21 DPHY0_FSYNC K6 22 DPHY0_SDA H5 23 DPHY0_SCL H6 24 DPHY0_RST H7 25...

Page 30: ...12 header I2 C control At this time JP12 and JP13 should be removed and R224 R225 or R226 R227 should be added to leverage the 1 8 V pull up for I O Bank 7 Table 8 14 I2 C Connections Extend header Ma...

Page 31: ...8 5 To increase the voltage to ADCP1 rotate the POT counter clockwise Decreasing Wiper Voltage Wiper CW CCW Clockwise 1 2 3 Figure 8 5 Trimmer Wiper Description Optionally both ADC pairs are also rout...

Page 32: ...ll other brand or product names are trademarks or registered trademarks of their respective holders The specifications and information herein are subject to change without notice 32 FPGA EB 02052 0 90...

Page 33: ...re connected to the four switches of SW1 as shown in the circuit design in Figure 9 1 The CTS side actuated DIP switches are connected to logic level 0 when in the ON position as shown in Figure 9 2 F...

Page 34: ...o connect with EXPCON_IO20 which is connect to MANDATORY_RESET signal when mated with Lattice ASC Bridge Board Refer to ASC Bridge Board Evaluation Board User Guide FPGA EB 02025 for detailed informat...

Page 35: ...com legal All other brand or product names are trademarks or registered trademarks of their respective holders The specifications and information herein are subject to change without notice FPGA EB 02...

Page 36: ...MachXO5 NX Development Board Radiant 3 11 or later version Radiant Programmer 3 11 or later version 11 Storage and Handling Static electricity can shorten the life span of electronic components Observ...

Page 37: ...disclaimers are as listed at www latticesemi com legal All other brand or product names are trademarks or registered trademarks of their respective holders The specifications and information herein ar...

Page 38: ...6 Arduino Aardvark Headers BANK3 4 07 High Speed Headers BANK5 6 08 Raspberry Pi and LEDs BANK7 8 09 HyperRAM and ADC BANK9 10 POWER RAILS 11 POWER REGULATORS Date Size Schematic Rev o f Sheet Title L...

Page 39: ...IOs 1 8V 3 3V 24 IOs 1 2V 1 8V 24 IOs 1 2V 1 8V MIPI I F Control Pg7 Pg8 LEDs VCCIO0 2 U3 100mA 3 3V Prototype Area Pg6 50mA 1 8V 100mA 2 5V VCCIO3 U3 100mA 1 8V VCCIO7 U3 100mA 3 3V 100mA 3 3V 100mA...

Page 40: ...tor Applications Email techsupport Latticesemi com Phone 503 268 8001 or 800 LATTICE Board Rev Project 1 0 MachXO5 NX Development Board B 3 11 Thursday January 13 2022 A USB to Hard JTAG I F D9 Red C9...

Page 41: ...Applications Email techsupport Latticesemi com Phone 503 268 8001 or 800 LATTICE Board Rev Project 1 0 MachXO5 NX Development Board B 4 10 Thursday January 13 2022 A USB to Soft JTAG I F BANK1 C140 10...

Page 42: ...FTDI_SCL 3 FTDI_SDA 3 SCL0 3 6 8 9 SDA0 3 6 8 9 Date Size Schematic Rev o f Sheet Title Lattice Semiconductor Applications Email techsupport Latticesemi com Phone 503 268 8001 or 800 LATTICE Board Rev...

Page 43: ...com Phone 503 268 8001 or 800 LATTICE Board Rev Project 1 0 MachXO5 NX Development Board B 6 11 Thursday January 13 2022 A Arduino Aardvark Headers BANK3 4 Date Size Schematic Rev o f Sheet Title Lat...

Page 44: ...Project 1 0 MachXO5 NX Development Board C 7 11 Thursday January 13 2022 A High Speed Heads BANK5 6 D13 Red R38 2 2K DNI C146 100nF C181 1uF R56 100 DNI C175 1uF C158 1uF R54 100 DNI R49 100 DNI C18 1...

Page 45: ...R1 9 MDIR0 9 MEN0 9 MEN1 9 Date Size Schematic Rev o f Sheet Title Lattice Semiconductor Applications Email techsupport Latticesemi com Phone 503 268 8001 or 800 LATTICE Board Rev Project 1 0 MachXO5...

Page 46: ...oard Rev Project 1 0 MachXO5 NX Development Board B 9 11 Thursday January 13 2022 A HyperRAM and ADC BANK9 Date Size Schematic Rev o f Sheet Title Lattice Semiconductor Applications Email techsupport...

Page 47: ...ct 1 0 MachXO5 NX Development Board B 10 11 Thursday January 13 2022 A POWER RAILS Date Size Schematic Rev o f Sheet Title Lattice Semiconductor Applications Email techsupport Latticesemi com Phone 50...

Page 48: ...13 2022 A POWER REGULATORS Date Size Schematic Rev o f Sheet Title Lattice Semiconductor Applications Email techsupport Latticesemi com Phone 503 268 8001 or 800 LATTICE Board Rev Project 1 0 MachXO5...

Page 49: ...C130 4 4 7uF C0603 885012106005 Wurth CAP CER 4 7UF 6 3V X5R 0603 3 C2 C4 C6 C7 C10 C11 C12 C13 C14 C17 C20 C21 C22 C23 C24 C25 C26 C27 C29 C30 C34 C62 C81 C85 C86 C87 C90 C92 C94 C96 C98 C99 C100 C1...

Page 50: ...17 C118 C158 C159 C160 C161 C167 C168 C173 C175 C179 C181 C185 13 1uF C0603 CL10A105KO8 NNNC Samsung CAP CER 1UF 16V X5R 0603 13 C119 C120 2 3 3nF C0201 GRM033R71A3 32JA01D Murata CAP CER 3300PF 10V X...

Page 51: ...HEADER VERT 6POS 2 54MM DNI 26 J6 1 Receptac le 20X2 HDR254 2X20_soc ket PPTC202LFBN RC Sullins CONN HEADER FEM 40POS 1 DL TIN DNI 27 J7 1 HEADER 5X2 HDR254 2X5_SHR OUDED 30310 6002HB 3M CONN HEADER 1...

Page 52: ...T 1R5M SPM6530 T 2R2M SPM6530T 1R5M100 TDK FIXED IND 1 5UH 11A 10 67MOHM SM 41 L10 1 SPM653 0T 3R3M SPM6530 T 2R2M SPM6530T 3R3M HZ TDK FIXED IND 3 3UH 6 8A 29 7MOHM SM 42 POT1 1 3314G 1 103E sot23 33...

Page 53: ...R51 R52 R53 R54 R55 R56 R57 R58 R59 R60 R61 R62 R63 R64 16 100 R0201 DNI 55 R65 R66 2 2 49K R0603 RT0603DRE072 K49L yageo RES SMD 2 49KOHM 0 5 1 10W 0603 56 R70 R71 R72 R109 R11 0 R144 R162 R163 R17...

Page 54: ...TP17 TP18 TP19 TP20 TP21 20 T POINT R TP DNI 70 U1 U18 2 FT2232H L tqfp64_0p 5_12p2x1 2p2_h1p6 FT2232HL TRAY FTDI IC USB HS DUAL UART FIFO 64 LQFP 71 U2 U19 2 93LC56C I SN so8_50_2 44 93LC56C I SN Mic...

Page 55: ...Description Assembly 81 U15 1 RP115H1 81D SOT 89 5 SOT89 5 RP115H181D T1 FE RICOH IC REG LINEAR 1 8V 1A SOT89 5 82 U16 1 RP115H1 21D SOT 89 5 SOT89 5 RP115H121D T1 FE RICOH IC REG LINEAR 1 2V 1A SOT8...

Page 56: ...itch Connections ldc_set_location site T1 get_ports DIPSW 0 ldc_set_location site T2 get_ports DIPSW 1 ldc_set_location site T3 get_ports DIPSW 2 ldc_set_location site T4 get_ports DIPSW 3 Push Button...

Page 57: ...G7 get_ports PMOD0_1 ldc_set_location site G9 get_ports PMOD0_2 ldc_set_location site G8 get_ports PMOD0_3 ldc_set_location site H8 get_ports PMOD0_4 ldc_set_location site F7 get_ports PMOD0_5 ldc_set...

Page 58: ..._set_location site L4 get_ports RASP_IO27 ldc_set_location site K1 get_ports RASP_ID_SC ldc_set_location site K2 get_ports RASP_ID_SD VERSA HEADER Connections ldc_set_location site D3 get_ports EXPCON...

Page 59: ...N_CLKOUT ldc_set_location site F5 get_ports HPE_RESOUT ldc_set_location site D8 get_ports HPE_CARDSEL Aardvark Header Connections ldc_set_location site M19 get_ports AK_SCL ldc_set_location site M20 g...

Page 60: ...s The specifications and information herein are subject to change without notice 60 FPGA EB 02052 0 90 Appendix D MachXO5 NX Development Board Revision Information MachXO5 NX Development Board Working...

Page 61: ...tticesemi com legal All other brand or product names are trademarks or registered trademarks of their respective holders The specifications and information herein are subject to change without notice...

Page 62: ...tents and disclaimers are as listed at www latticesemi com legal All other brand or product names are trademarks or registered trademarks of their respective holders The specifications and information...

Page 63: ......

Page 64: ...www latticesemi com...

Reviews: