
CrossLink-NX Evaluation Board
User Guide
© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
20
FPGA-EB-02028-1.4
6.3.
SPI Topology
SPI Configuration
One of the major functions of SPI connections on the board is to support CrossLink-NX configuration from the SPI Flash
or the Parallel Configuration Header. The CrossLink-NX Evaluation Board can support both Master SPI (MSPI) and Slave
SPI (SSPI) modes for CrossLink-NX configuration.
Table 6.2. CrossLink-NX SPI Connections
Signal Name
CrossLink-NX Ball
Parallel Configuration Header Pin
SPI_MCLK
E12
12
DQ0_MOSI
D13
5
DQ1_MISO
D15
7
CSSPIN
E13
8
DQ2
D14
11
DQ3
D16
9
MCSNO
E16
3