REL0.1
Page 57 of 95
Kintex Ult FPGA SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B-2
Pin No
B2B Connector2
Signal Name
FPGA Pin Name
FPGA
Bank
FPGA
Pin No
Signal Type/
Termination*
Description
97
PL_BE13_LVDS67
_L4N_DBC
IO_L4N_T0U_N7_
DBC_AD7N_67
67
BE13
IO, 1.8V
Bank67 IO4 differential negative.
Same pin can be configured as
PLSYSMON differential analog input7
negative or Single ended I/O.
99
PL_AN14_LVDS6
7_L21P
IO_L21P_T3L_N4
_AD8P_67
67
AN14
IO, 1.8V
Bank67 IO21 differential positive.
Same pin can be configured as
PLSYSMON differential analog input8
positive or Single ended I/O.
101
PL_AN13_LVDS6
7_L21N
IO_L21N_T3L_N5
_AD8N_67
67
AN13
IO, 1.8V
Bank67 IO21 differential negative.
Same pin can be configured as
PLSYSMON differential analog input8
negative or Single ended I/O.
103
PL_AP15_LVDS67
_L20P
IO_L20P_T3L_N2
_AD1P_67
67
AP15
IO, 1.8V
Bank67 IO20 differential positive.
Same pin can be configured as
PLSYSMON differential analog input1
positive or Single ended I/O.
105
PL_AP14_LVDS67
_L20N
IO_L20N_T3L_N3
_AD1N_67
67
AP14
IO, 1.8V
Bank67 IO29 differential negative.
Same pin can be configured as
PLSYSMON differential analog input1
negative or Single ended I/O.
109
PL_AW16_LVDS6
7_L14P_GC
IO_L14P_T2L_N2
_GC_67
67
AW16
IO, 1.8V
Bank67 IO14 differential positive.
Same pin can be configured as GC
Global Clock differential positive or
Single ended I/O.
111
PL_AW15_LVDS6
7_L14N_GC
IO_L14N_T2L_N3
_GC_67
67
AW15
IO, 1.8V
Bank67 IO14 differential negative.
Same pin can be configured as GC
Global Clock differential negative or
Single ended I/O.
115
PL_AY13_LVDS67
_L12P_GC
IO_L12P_T1U_N1
0_GC_67
67
AY13
IO, 1.8V
Bank67 IO12 differential positive.
Same pin can be configured as GC
Global Clock differential positive or
Single ended I/O.
117
PL_BA13_LVDS67
_L12N_GC
IO_L12N_T1U_N1
1_GC_67
67
BA13
IO, 1.8V
Bank67 IO12 differential negative.
Same pin can be configured as GC
Global Clock differential negative or
Single ended I/O.
121
PL_AY15_LVDS67
_L9N
IO_L9N_T1L_N5_
AD12N_67
67
AY15
IO, 1.8V
Bank67 IO9 differential negative.
Same pin can be configured as
PLSYSMON
differential
analog
input12 negative or Single ended I/O.