REL0.1
Page 54 of 95
Kintex Ult FPGA SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B-2
Pin No
B2B Connector2
Signal Name
FPGA Pin Name
FPGA
Bank
FPGA
Pin No
Signal Type/
Termination*
Description
152
PL_BE17_LVDS66
_L1P_DBC
IO_L1P_T0L_N0_D
BC_66
66
BE17
IO, 1.8V
Bank66 IO1 differential positive.
Same pin can be configured as Single
ended I/O.
154
PL_BF17_LVDS66
_L1N_DBC
IO_L1N_T0L_N1_
DBC_66
66
BF17
IO, 1.8V
Bank66 IO1 differential negative.
Same pin can be configured as Single
ended I/O.
156
PL_AR17_LVDS66
_L16P_QBC
IO_L16P_T2U_N6
_QBC_AD3P_66
66
AR17
IO, 1.8V
Bank66 IO16 differential positive.
Same pin can be configured as
PLSYSMON
differential
analog
input3 positive or Single ended I/O.
158
PL_AT17_LVDS66
_L16N_QBC
IO_L16N_T2U_N7
_QBC_AD3N_66
66
AT17
IO, 1.8V
Bank66 IO16 differential negative.
Same pin can be configured as
PLSYSMON
differential
analog
input3 negative or Single ended I/O.
160
PL_BF18_LVDS66
_L2N
IO_L2N_T0L_N3_6
6
66
BF18
IO, 1.8V
Bank66 IO2 differential negative.
Same pin can be configured as Single
ended I/O.
162
PL_BF19_LVDS66
_L2P
IO_L2P_T0L_N2_6
6
66
BF19
IO, 1.8V
Bank66 IO2 differential positive.
Same pin can be configured as Single
ended I/O.
164
PL_AT18_LVDS66
_L15P
IO_L15P_T2L_N4_
AD11P_66
66
AT18
IO, 1.8V
Bank66 IO15 differential positive.
Same pin can be configured as
PLSYSMON
differential
analog
input11 positive or Single ended I/O.
166
PL_AU17_LVDS6
6_L15N
IO_L15N_T2L_N5_
AD11N_66
66
AU17
IO, 1.8V
Bank66 IO15 differential negative.
Same pin can be configured as
PLSYSMON
differential
analog
input11 negative or Single ended
I/O.
170
PL_AV19_LVDS6
6_L12P_GC
IO_L12P_T1U_N1
0_GC_66
66
AV19
IO, 1.8V
Bank66 IO12 differential positive
Same pin can be configured as GC
Global Clock Input differential
positive or Single ended I/O.
172
PL_AW19_LVDS6
6_L12N_GC
IO_L12N_T1U_N1
1_GC_66
66
AW19
IO, 1.8V
Bank66 IO12 differential negative
Same pin can be configured as GC
Global Clock Input differential
negative or Single ended I/O.
176
PL_AV18_LVDS6
6_L11P_GC
IO_L11P_T1U_N8
_GC_66
66
AV18
IO, 1.8V
Bank66 IO11 differential positive
Same pin can be configured as GC
Global Clock Input differential
positive or Single ended I/O.