10. Reset, Clocking, and Initialization
118
Tsi384 User Manual
May 5, 2014
Integrated Device Technology
www.idt.com
10.2.2.2
Slave Mode Clocking
shows the slave mode paths highlighted. The clock source is PCI_CLK. Clock compensation
for the internal clock tree delay inside the Tsi384 is provided when the PCI/X bus is determined to be
operating at greater than 33 MHz (for more information, see
). Note that the PCI_CLKO[4:0]
are not driven in this case; they are held at VSS to save power.
Figure 28: Slave Clocking
PCIE_REFCLK_p
PCIE_REFCLK_n
PCI_CLKO[3:0]
PCI_M6 6EN
PCI_SEL100
PCI_PCIXCAP
PCI_PCI XCAP_PU
PW RUP_CLK_MST
PCI_ CL K
PWRUP_EXT _CLK_SEL
PCI_CLKO[4]
Decod er
Logic
Clock insertion
Com pens ation (P LL)
10 K
0 .01uF
0.0 1uF
1K
56K
PCI 6 6 MHz
PCI- X 6 6 MHz
PCI- X 13 3 MHz
Int ernal CL K
CLK tree
0
1
100MHz
1
0
Program m able
PL L
PWRUP_PLL_BYPASSn
Summary of Contents for TSI384
Page 1: ... IDT Tsi384 PCIe to PCI Bridge User Manual May 5 2014 ...
Page 10: ...Contents 10 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 56: ...4 Addressing 56 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 74: ...6 Bridging 74 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 78: ...7 PCI X Arbitration 78 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 136: ...12 Serial EEPROM 136 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 142: ...13 JTAG 142 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 268: ...16 Packaging 268 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 276: ...276 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 280: ...Index 280 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...