14. Register Descriptions
203
Tsi384 User Manual
May 5, 2014
Integrated Device Technology
www.idt.com
14.7
PCIe Capability Registers
In the Tsi384, the PCIe capability is located in PCI 2.3 configuration space at 0x0C0 and contains
20 bytes.
11:6
MRM_66
This bit indicates the threshold parameter for Memory read
multiple command in 66-MHz PCI mode. Unit is 64-byte
chunk.
6’h00 = 64 bytes
6’h01 = 128 bytes
...
6’h3F = 4096 bytes
R/W
0x05
5:0
MRM_33
This bit indicates the threshold parameter for Memory read
multiple command in 33-MHz PCI mode. Unit is 64-byte
chunk.
6’h00 = 64 bytes
6’h01 = 128 bytes
...
6’h3F = 4096 bytes
R/W
0x03
(Continued)
Bits
Name
Description
Type
Reset value
Summary of Contents for TSI384
Page 1: ... IDT Tsi384 PCIe to PCI Bridge User Manual May 5 2014 ...
Page 10: ...Contents 10 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 56: ...4 Addressing 56 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 74: ...6 Bridging 74 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 78: ...7 PCI X Arbitration 78 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 136: ...12 Serial EEPROM 136 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 142: ...13 JTAG 142 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 268: ...16 Packaging 268 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 276: ...276 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 280: ...Index 280 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...