14. Register Descriptions
243
Tsi384 User Manual
May 5, 2014
Integrated Device Technology
www.idt.com
14.10.9
PCIe Scope Control and Frequency Integrator Register
Register name: PCIE_SCTL_FI{0..3}
Reset value: 0000_0000
Register offset: 0x034, 134, 234, 334
Bits
7
6
5
4
3
2
1
0
31
24
Reserved
23
16
Reserved
15:08
Reserved
FVAL
07:00
FVAL
DTHR_F
Bits
Name
Description
Type
Reset
Value
31:14
Reserved
Reserved
R/W
0
13:1
FVAL
Frequency is 1.526*VAL ppm from the reference. Value is a
signed integer format (2’s complement).
Note: This field may require two “reads” to get a stable
value.
R/W
0
0
DTHR_F
Bits below the useful resolution.
Note: This bit may require two “reads” to get a stable value.
R/W
0
Summary of Contents for TSI384
Page 1: ... IDT Tsi384 PCIe to PCI Bridge User Manual May 5 2014 ...
Page 10: ...Contents 10 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 56: ...4 Addressing 56 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 74: ...6 Bridging 74 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 78: ...7 PCI X Arbitration 78 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 136: ...12 Serial EEPROM 136 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 142: ...13 JTAG 142 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 268: ...16 Packaging 268 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 276: ...276 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 280: ...Index 280 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...