9. Error Handling
102
Tsi384 User Manual
May 5, 2014
Integrated Device Technology
www.idt.com
5.
Error Fatal or Non-Fatal message is generated on PCIe as per the severity level of PERR_AD bit in
“PCIe Secondary Uncorrectable Error Severity Register”
if PERR_AD Mask bit is clear in
Secondary Uncorrectable Error Mask Register”
and either SERR_EN bit is set in
or FTL_ERR_EN/NFTL_ERR_EN bit is set in
“PCIe Device Control and Status
6.
“PCI Control and Status Register”
if an error message (Fatal/Non-Fatal) is
generated and the SERR_EN bit is set in
“PCI Control and Status Register”
7.
FTL_ERR_DTD/NFTL_ERR_DTD bit is set in
“PCIe Device Control and Status Register”
9.3.4.4
Corrupted or Unexpected Split Completion Message
When the bridge receives a Corrupted or Unexpected Split Completion message following actions are
taken:
1.
USCE bit is set in
“PCIe Secondary Uncorrectable Error Status Register”
.
2.
Header of the Corrupted or Unexposed Split Completion is logged in the Secondary Header log
register and ERR_PTR is updated in the
“PCIe Secondary Error Capabilities and Control Register”
if USCE Mask bit is clear in
“PCIe Secondary Uncorrectable Error Mask Register”
and ERR_PTR
is not valid
3.
Error Fatal or Non-Fatal message is generated on PCIe as per the severity level of USCE bit in
“PCIe Secondary Uncorrectable Error Severity Register”
if USCE Mask bit is clear in
Secondary Uncorrectable Error Mask Register”
and either SERR_EN bit is set in
or FTL_ERR_EN/NFTL_ERR_EN bit is set in
“PCIe Device Control and Status
4.
“PCI Control and Status Register”
if an error message (Fatal/Non-Fatal) is
generated and the SERR_EN bit is set in
“PCI Control and Status Register”
5.
FTL_ERR_DTD/NFTL_ERR_DTD bit is set in
“PCIe Device Control and Status Register”
9.3.4.5
Data Parity Error on Split Completion Message
When the bridge receives a Data Parity Error during the data phase of Split Completion message
following actions are taken:
1.
“PCIe Secondary Uncorrectable Error Status Register”
2.
Header of the Split Completion is logged in the Secondary Header log register and ERR_PTR is
updated in the
“PCIe Secondary Error Capabilities and Control Register”
if Uncorrectable Split
Completion Message Data Mask bit is clear in
“PCIe Secondary Uncorrectable Error Mask
and First Error pointer is not valid
3.
Error Fatal or Non-Fatal message is generated on PCIe as per the severity level of USCM bit in
“PCIe Secondary Uncorrectable Error Severity Register”
if USCM Mask bit is clear in
Secondary Uncorrectable Error Mask Register”
and either SERR_EN bit is set in
or FTL_ERR_EN/NFTL_ERR_EN bit is set in
Summary of Contents for TSI384
Page 1: ... IDT Tsi384 PCIe to PCI Bridge User Manual May 5 2014 ...
Page 10: ...Contents 10 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 56: ...4 Addressing 56 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 74: ...6 Bridging 74 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 78: ...7 PCI X Arbitration 78 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 136: ...12 Serial EEPROM 136 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 142: ...13 JTAG 142 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 268: ...16 Packaging 268 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 276: ...276 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 280: ...Index 280 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...