CPC700 User’s Manual—Preliminary
Index-1
Index
B
BRDH 9-6
BRDL 9-6
Bridge Configuration 5-19
C
character mode
Clocking 6-1
Completion Ordering 5-17
E
F
Features 1-1
FIFO 7-11
FIFO control register 7-7
FIFO operation
interrupt mode 7-11
polled mode 7-12
G
GEAR 13-1
General Purpose Timers 9-1
I
I/O Drivers 11
IIC 8-1
Initialization Sequence 4-5
Internal Peripherals Interface Signals 2-6
Interrupt Controller 10-1
interrupt enable register
interrupt identification register
J
L
line control register
M
Memory Access Arbiter 4-4
Memory Controller 4-1
Memory Interface Singals 2-5
O
P
PACR 12-2
Page Mode Access 4-5
parallel-to-serial conversion 1-8, 7-1
PCI Bus Interface Signals 2-3
PCI Interface 5-1
PCI Interface Address Maps 5-4
PCI Master 5-13
PCI Target Interface 5-8
PEAR 12-2
PESR 12-3
PLB 12-1
PLB Address Map 5-4
PLB arbiter
PLB to OPB bridge
Pll Tuning 6-1
Power Management 6-1
Processor Bus Arbiter 3-11
Processor Interface 3-3
Processor Interface registers 3-2
Processor Interface Signals 2-1
processor local bus 12-1
R
Registers 14-1
registers
BRDH 9-6
BRDL 9-6
GEAR 13-1
PACR 12-2
PEAR 12-2
PESR 12-3
PLB arbiter 12-2
PLB to OPB bridge 13-1
SPCTL 9-6
SPHS 9-6
SPLS 9-9
SPRB 9-9
SPRC 9-7, 10-5, 10-6, 10-7, 10-8, 10-9
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...