![Hitachi H8/3935 Hardware Manual Download Page 83](http://html.mh-extra.com/html/hitachi/h8-3935/h8-3935_hardware-manual_140486083.webp)
71
Bit 1: Timer C interrupt request flag (IRRTC)
Bit 1
IRRTC
Description
0
Clearing conditions:
When IRRTC= 1, it is cleared by writing 0
(initial value)
1
Setting conditions:
When the timer C counter value overflows (from H'FF to H'00) or underflows
(from H'00 to H'FF)
Bit 0: Reserved bit
Bit 0 is reserved: it is always read as 0 and cannot be modified.
6. Wakeup Interrupt Request Register (IWPR)
Bit
Initial value
Read/Write
7
IWPF7
0
R/(W)
*
6
IWPF6
0
R/(W)
*
5
IWPF5
0
R/(W)
*
4
IWPF4
0
R/(W)
*
3
IWPF3
0
R/(W)
*
0
IWPF0
0
R/(W)
*
2
IWPF2
0
R/(W)
*
1
IWPF1
0
R/(W)
*
Note:
*
All bits can only be written with 0, for flag clearing.
IWPR is an 8-bit read/write register containing wakeup interrupt request flags. When one of pins
WKP
7
to
WKP
0
is designated for wakeup input and a rising or falling edge is input at that pin, the
corresponding flag in IWPR is set to 1. A flag is not cleared automatically when the
corresponding interrupt is accepted. Flags must be cleared by writing 0.
Bits 7 to 0: Wakeup interrupt request flags (IWPF7 to IWPF0)
Bit n
IWPFn
Description
0
Clearing conditions:
When IWPFn= 1, it is cleared by writing 0
(initial value)
1
Setting conditions:
When pin
WKP
n
is designated for wakeup input and a rising or falling edge is input at
that pin
(n = 7 to 0)
Summary of Contents for H8/3935
Page 1: ......
Page 2: ......
Page 4: ......
Page 24: ...12 ...
Page 96: ...84 ...
Page 142: ...130 ...
Page 144: ...132 ...
Page 252: ...240 ...
Page 326: ...314 ...
Page 340: ...328 ...
Page 520: ...508 ...