![Hitachi H8/3935 Hardware Manual Download Page 77](http://html.mh-extra.com/html/hitachi/h8-3935/h8-3935_hardware-manual_140486077.webp)
65
2. Interrupt enable register 1 (IENR1)
Bit
Initial value
Read/Write
7
IENTA
0
R/W
6
IENS1
0
R/W
5
IENWP
0
R/W
4
IEN4
0
R/W
3
IEN3
0
R/W
0
IEN0
0
R/W
2
IEN2
0
R/W
1
IEN1
0
R/W
IENR1 is an 8-bit read/write register that enables or disables interrupt requests.
Bit 7: Timer A interrupt enable (IENTA)
Bit 7 enables or disables timer A overflow interrupt requests.
Bit 7
IENTA
Description
0
Disables timer A interrupt requests
(initial value)
1
Enables timer A interrupt requests
Bit 6: SCI1 interrupt enable (IENS1)
Bit 6 enables or disables SCI1 transfer complete interrupt requests.
Bit 6
IENS1
Description
0
Disables SCI1 interrupt requests
(initial value)
1
Enables SCI1 interrupt requests
Note:
SCI1 is an internal function that performs interfacing to the FLEX™ decoder incorporated in
the chip.
Bit 5: Wakeup interrupt enable (IENWP)
Bit 5 enables or disables WKP
7
to WKP
0
interrupt requests.
Bit 5
IENWP
Description
0
Disables
WKP
7
to
WKP
0
interrupt requests
(initial value)
1
Enables
WKP
7
to
WKP
0
interrupt requests
Summary of Contents for H8/3935
Page 1: ......
Page 2: ......
Page 4: ......
Page 24: ...12 ...
Page 96: ...84 ...
Page 142: ...130 ...
Page 144: ...132 ...
Page 252: ...240 ...
Page 326: ...314 ...
Page 340: ...328 ...
Page 520: ...508 ...