![Hitachi H8/3935 Hardware Manual Download Page 275](http://html.mh-extra.com/html/hitachi/h8-3935/h8-3935_hardware-manual_140486275.webp)
263
Bits 1 and 0: Clock select 1 and 0 (CKS1, CKS0)
Bits 1 and 0 choose ø/64, ø/16, ø/2, or ø as the clock source for the baud rate generator.
For the relation between the clock source, bit rate register setting, and baud rate, see 8, Bit rate
register (BRR).
Bit 1
CKS1
Bit 0
CKS0
Description
0
0
ø clock
(initial value)
0
1
ø
W
/2 clock
*
1
/ø
W
clock
*
2
1
0
ø/16 clock
1
1
ø/64 clock
Notes: 1. ø
W
/2 clock is selected in active (medium- and high-speed) or sleep (medium- and high-
speed) mode.
2. ø
W
clock is selected in subactive or subsleep mode. SCI3 can be used only when the
ø
W
/2 is selected as the CPU clock in subactive or subsleep mode.
6. Serial control register 3 (SCR3)
Bit
Initial value
Read/Write
7
TIE
0
R/W
6
RIE
0
R/W
5
TE
0
R/W
4
RE
0
R/W
3
MPIE
0
R/W
0
CKE0
0
R/W
2
TEIE
0
R/W
1
CKE1
0
R/W
SCR3 is an 8-bit register for selecting transmit or receive operation, the asynchronous mode clock
output, interrupt request enabling or disabling, and the transmit/receive clock source.
SCR3 can be read or written by the CPU at any time.
SCR3 is initialized to H'00 upon reset, and in standby, watch or module standby mode.
Summary of Contents for H8/3935
Page 1: ......
Page 2: ......
Page 4: ......
Page 24: ...12 ...
Page 96: ...84 ...
Page 142: ...130 ...
Page 144: ...132 ...
Page 252: ...240 ...
Page 326: ...314 ...
Page 340: ...328 ...
Page 520: ...508 ...