![Hitachi H8/3935 Hardware Manual Download Page 339](http://html.mh-extra.com/html/hitachi/h8-3935/h8-3935_hardware-manual_140486339.webp)
327
11.6
Application Notes
•
Data in ADRRH and ADRRL should be read only when the A/D start flag (ADSF) in the A/D
start register (ADSR) is cleared to 0.
•
Changing the digital input signal at an adjacent pin during A/D conversion may adversely
affect conversion accuracy.
•
When A/D conversion is started after clearing module standby mode, wait for 10 ø clock
cycles before starting.
•
In active mode and sleep mode, the analog power supply current (AI
STOP1
) flows in the ladder
resistance even when the A/D converter is on standby. Therefore, if the A/D converter is not
used, it is recommended that AV
CC
be connected to the system power supply and the
ADCKSTP (A/D converter module standby mode control) bit be cleared to 0 in clock stop
register 1 (CKSTPR1).
Summary of Contents for H8/3935
Page 1: ......
Page 2: ......
Page 4: ......
Page 24: ...12 ...
Page 96: ...84 ...
Page 142: ...130 ...
Page 144: ...132 ...
Page 252: ...240 ...
Page 326: ...314 ...
Page 340: ...328 ...
Page 520: ...508 ...