![Hitachi H8/3008 Hardware Manual Download Page 559](http://html.mh-extra.com/html/hitachi/h8-3008/h8-3008_hardware-manual_140473559.webp)
543
TMDR—Timer Mode Register
H'FFF62
16-bit timer (all channels)
7
—
1
—
Bit
Initial value
Read/Write
6
MDF
0
R/W
5
FDIR
0
R/W
4
—
1
—
3
—
1
—
2
PWM2
0
R/W
1
PWM1
0
R/W
0
PWM0
0
R/W
0
1
Channel 0 operates normally
(Initial value)
Channel 0 operates in PWM mode
PWM mode 0
0
1
Channel 1 operates normally
(Initial value)
Channel 1 operates in PWM mode
PWM mode 1
0
1
Channel 2 operates normally
(Initial value)
Channel 2 operates in PWM mode
PWM mode 2
0
1
OVF is set to 1 in TISRC when 16TCNT2
overflows or underflows
(Initial value)
OVF is set to 1 in TISRC when 16TCNT2
overflows
Flag direction
0
1
Channel 2 operates normally
(Initial value)
Channel 2 operates in phase counting mode
Phase counting mode
Summary of Contents for H8/3008
Page 1: ...Hitachi 16 Bit Microcomputer H8 3008 Hardware Manual ADE 602 221 Rev 1 0 9 14 00 Hitachi Ltd ...
Page 4: ......
Page 17: ...xii ...
Page 70: ...54 ...
Page 114: ...98 ...
Page 154: ...138 ...
Page 314: ...298 ...
Page 412: ...396 ...
Page 496: ...480 ...