![Hitachi H8/3008 Hardware Manual Download Page 281](http://html.mh-extra.com/html/hitachi/h8-3008/h8-3008_hardware-manual_140473281.webp)
265
9.7.3
Contention between TCOR Write and Compare Match
If a compare match occurs in the T
3
state of a TCOR write cycle, writing takes priority and the
compare match signal is inhibited. Figure 9.20 shows the timing in this case.
φ
Address bus
TCOR address
Internal write signal
8TCNT
TCOR
N
M
T
1
T
3
T
2
TCOR write cycle
TCOR write data
N
N+1
Compare match signal
Inhibited
Figure 9.20 Contention between TCOR Write and Compare Match
Summary of Contents for H8/3008
Page 1: ...Hitachi 16 Bit Microcomputer H8 3008 Hardware Manual ADE 602 221 Rev 1 0 9 14 00 Hitachi Ltd ...
Page 4: ......
Page 17: ...xii ...
Page 70: ...54 ...
Page 114: ...98 ...
Page 154: ...138 ...
Page 314: ...298 ...
Page 412: ...396 ...
Page 496: ...480 ...