434
V
CC
STBY
EXTAL
φ
(internal or
external)
RES
t
DEXT
V
IH
Figure 17.7 External Clock Output Settling Delay Timing
17.3
Duty Adjustment Circuit
When the oscillator frequency is 5 MHz or higher, the duty adjustment circuit adjusts the duty
cycle of the clock signal from the oscillator to generate
φ
.
17.4
Prescalers
The prescalers divide the system clock (
φ
) to generate internal clocks (
φ
/2 to
φ
/4096).
17.5
Frequency Divider
The frequency divider divides the duty-adjusted clock signal to generate the system clock (
φ
). The
frequency division ratio can be changed dynamically by modifying the value in DIVCR, as
described below. Power consumption in the chip is reduced in almost direct proportion to the
frequency division ratio. The system clock generated by the frequency divider can be output at the
φ
pin.
Summary of Contents for H8/3008
Page 1: ...Hitachi 16 Bit Microcomputer H8 3008 Hardware Manual ADE 602 221 Rev 1 0 9 14 00 Hitachi Ltd ...
Page 4: ......
Page 17: ...xii ...
Page 70: ...54 ...
Page 114: ...98 ...
Page 154: ...138 ...
Page 314: ...298 ...
Page 412: ...396 ...
Page 496: ...480 ...