3 Development Board Circuit
3.16 Industry Screen Interface
DBUG375-1.0E
33(40)
3.16.2
Pinout
Table 3-19 50pin FPC Interface Pinout
Pins Number
Name
FPGA Pin No. BANK
I/O Level
Description
8
LCD_MODE
W10
5
3.3V
DE or SYNC
mode selection
9
LCD_DE
Y8
5
3.3V
Data input
enable
10
LCD_VS
W9
5
3.3V
Column
synchronization
signal
11
LCD_HS
AB10
5
3.3V
Row
synchronization
signal
12
LCD_B7
Y9
5
3.3V
Blue data bit7
13
LCD_B6
AB9
5
3.3V
Blue data bit7
14
LCD_B5
V7
5
3.3V
Blue data bit7
15
LCD_B4
AA8
5
3.3V
Blue data bit7
16
LCD_B3
Y7
5
3.3V
Blue data bit7
17
LCD_B2
W8
5
3.3V
Blue data bit7
20
LCD_G7
V8
5
3.3V
Green data bit7
21
LCD_G6
AB8
5
3.3V
Green data bit7
22
LCD_G5
W7
5
3.3V
Green data bit7
23
LCD_G4
AA7
5
3.3V
Green data bit7
24
LCD_G3
AB7
5
3.3V
Green data bit7
25
LCD_G2
AA6
5
3.3V
Green data bit7
28
LCD_R7
AB6
5
3.3V
Red data bit7
29
LCD_R6
AB5
5
3.3V
Red data bit7
30
LCD_R5
Y5
5
3.3V
Red data bit7
31
LCD_R4
Y4
5
3.3V
Red data bit7
32
LCD_R3
AB4
5
3.3V
Red data bit7
33
LCD_R2
AB1
5
3.3V
Red data bit7
37
LCD_DCLK
AB2
5
3.3V
Sampling clock
39
LCD_R/L
AA3
5
3.3V
Select left or
right
40
LCD_U/D
AB3
5
3.3V
Select up or
down