3 Development Board Circuit
3.7 LVDS Interfaces
DBUG375-1.0E
18(40)
Pins Number
Name
FPGA Pin No. BANK
I/O Level
Description
Channel 2-
9
LVDS_B3_P
Y19
4
2.5V
Differential
Channel 3+
10
LVDS_B3_N Y18
4
2.5V
Differential
Channel 3-
13
LVDS_B4_P
AA17
4
2.5V
Differential
Channel 4+
14
LVDS_B4_N Y17
4
2.5V
Differential
Channel 4-
17
LVDS_B5_P
AB16
4
2.5V
Differential
Channel 5+
18
LVDS_B5_N AA16
4
2.5V
Differential
Channel 5-
Table 3-7 LVDS TX2 Pinout
Pins Number
Name
FPGA Pin No. BANK
I/O Level
Description
1
LVDS_B6_P
AB15
4
2.5V
Differential
Channel 6+
2
LVDS_B6_N AA15
4
2.5V
Differential
Channel 6-
5
LVDS_B7_P
Y16
4
2.5V
Differential
Channel 7+
6
LVDS_B7_N W16
4
2.5V
Differential
Channel 7-
9
LVDS_B8_P
V14
4
2.5V
Differential
Channel 8+
10
LVDS_B8_N V15
4
2.5V
Differential
Channel 8-
13
LVDS_B9_P
AB12
4
2.5V
Differential
Channel 9+
14
LVDS_B9_N AA12
4
2.5V
Differential
Channel 9-
17
LVDS_B10_
P
W12
4
2.5V
Differential
Channel 10+
18
LVDS_B10_
N
W13
4
2.5V
Differential
Channel 10-
Table 3-8 LVDS TX2 Pinout
Pins Number
Name
FPGA Pin No. BANK
I/O Level
Description
1
LVDS_A1_P
W19
4
2.5V
Differential
Channel 1+