3 Development Board Circuit
3.5 DDR3
DBUG375-1.0E
14(40)
Name
FPGA Pin No.
BANK
I/O Level Description
DDR3_A3
F5
7
1.5V
Address
DDR3_A4
V3
6
1.5V
Address
DDR3_A5
G2
7
1.5V
Address
DDR3_A6
AA22
3
1.5V
Address
DDR3_A7
H5
7
1.5V
Address
DDR3_A8
AB22
3
1.5V
Address
DDR3_A9
J4
7
1.5V
Address
DDR3_A10
R5
6
1.5V
Address
DDR3_A11
AA21
3
1.5V
Address
DDR3_A12
T5
6
1.5V
Address
DDR3_A13
AA1
6
1.5V
Address
DDR3_BA0
F4
7
1.5V
Bank address
DDR3_BA1
U4
6
1.5V
Bank address
DDR3_BA2
F3
7
1.5V
Bank address
DDR3_CASn
C3
7
1.5V
Column address
strobe
DDR3_CK_EN E3
7
1.5V
Clock Enable
DDR3_CKn
R22
3
1.5V
Differential clock
DDR3_CKp
P22
3
1.5V
Differential clock
DDR3_DQ0
M5
6
1.5V
Data
DDR3_DQ1
T3
6
1.5V
Data
DDR3_DQ2
M3
6
1.5V
Data
DDR3_DQ3
T2
6
1.5V
Data
DDR3_DQ4
Y1
6
1.5V
Data
DDR3_DQ5
U1
6
1.5V
Data
DDR3_DQ6
N3
6
1.5V
Data
DDR3_DQ7
V1
6
1.5V
Data
DDR3_DQ8
T1
7
1.5V
Data
DDR3_DQ9
K3
7
1.5V
Data
DDR3_DQ10
P1
7
1.5V
Data
DDR3_DQ11
J1
7
1.5V
Data
DDR3_DQ12
L5
7
1.5V
Data
DDR3_DQ13
H3
7
1.5V
Data
DDR3_DQ14
M1
7
1.5V
Data
DDR3_DQ15
H1
7
1.5V
Data