3 Development Board Circuit
3.8 MIPI DSI
DBUG375-1.0E
21(40)
3.8.2
Pinout
Table 3-10 MIPI DSI Pinout
Name
FPGA Pin No.
BANK
I/O Level
Description
DSI_D0n
B22
1
2.5V
HS differential data 0-
DSI_D0p
A22
1
2.5V
HS differential data
0+
DSI_D1n
C19
1
2.5V
HS differential data 1
DSI_D1p
C18
1
2.5V
HS differential data
1+
DSI_CLKn
A19
1
2.5V
HS Differential clock-
DSI_CLKp
A18
1
2.5V
HS Differential clock+
DSI_D2n
B17
1
2.5V
HS differential data 2-
DSI_D2p
A17
1
2.5V
HS differential data
2+
DSI_D3n
B15
1
2.5V
HS differential data 3-
DSI_D3p
A15
1
2.5V
HS differential data
3+
DSI_LP_D0n
C7
0
1.2V
LP single-ended data
0
DSI_LP_D0p
A7
0
1.2V
LP single-ended data
0
DSI_LP_D1n
A6
0
1.2V
LP single-ended data
1
DSI_LP_D1p
B7
0
1.2V
LP single-ended data
1
DSI_LP_CLKn B6
0
1.2V
LP single-ended
clock
DSI_LP_CLKp D7
0
1.2V
LP single-ended
clock
DSI_LP_D2n
D6
0
1.2V
LP single-ended data
2
DSI_LP_D2p
C6
0
1.2V
LP single-ended data
2
DSI_LP_D3n
A4
0
1.2V
LP single-ended data
3
DSI_LP_D3p
A5
0
1.2V
LP single-ended data
3
DSI_RSTn
A16
1
2.5V
Reset signal
DSI_CABC
B16
1
2.5V
Backlighting control