COM Express Carrier Type 2
Page 19 of 103
Design Guide
P
PCIE_TX0-
A68
A69
PCIe channel 0. Transmit
Output differential pair.
O PCIE
P
PCIE_RX1-
B64
B65
PCIe channel 1. Receive Input
differential pair.
I PCIE
P
PCIE_TX1-
A64
A65
PCIe channel 1. Transmit
Output differential pair.
O PCIE
P
PCIE_RX2-
B61
B62
PCIe channel 2. Receive Input
differential pair.
I PCIE
P
PCIE_TX2-
A61
A62
PCIe channel 2. Transmit
Output differential pair.
O PCIE
P
PCIE_RX3-
B58
B59
PCIe channel 3. Receive Input
differential pair.
I PCIE
P
PCIE_TX3-
A58
A59
PCIe channel 3. Transmit
Output differential pair.
O PCIE
P
PCIE_RX4-
B55
B56
PCIe channel 4. Receive Input
differential pair.
I PCIE
P
PCIE_TX4-
A55
A56
PCIe channel 4. Transmit
Output differential pair.
O PCIE
P
PCIE_RX5-
B52
B53
PCIe channel 5. Receive Input
differential pair.
I PCIE
P
PCIE_TX5-
A52
A53
PCIe channel 4. Transmit
Output differential pair.
O PCIE
PCI_
PCIE_CLK_REF-
A88
A89
PCIe reference clock for all COM
Express PCIe lanes, and for PEG
lanes.
O PCIE
COM Express only
allocates a single ref
clock
EXCD0_CPPE#
A49
PCI ExpressCard0: PCI Express
capable card request, active
low, one per card
I CMOS
EXCD0_PERST# A48
PCI ExpressCard0: reset, active
low, one per card
O CMOS
EXCD1_CPPE#
B48
PCI ExpressCard1: PCI Express
capable card request, active
low, one per card
I CMOS
EXCD1_PERST# B47
PCI ExpressCard1: reset, active
low, one per card
O CMOS
CB_RESET#
B50
Reset output from module to
carrier board. Active low. Issued
by module chipset and may
result from a low SYS_RESET#
input, a low PWR_OK input, a
O CMOS
Suspend
Summary of Contents for COM Express Carrier
Page 1: ...COM Express Carrier Type 2 Design Guide October 2009 Confidential and Proprietary ...
Page 17: ...COM Express Carrier Type 2 Page 17 of 103 Design Guide Figure 1 COM Express Type 2 Connector ...
Page 36: ...Page 36 of 103 COM Express Carrier Type 2 Design Guide Table 5 SDVO Layout Requirement ...