DS3112
13 of 133
Figure 1-3. DS3112 Framer and Multiplexer Block Diagram (G.747 Mode)
AI
S
Ge
n
.
FI
F
O
AI
S
G
e
n
.
FI
F
O
AI
S
G
e
n
.
FI
FO
1 of 7
AI
S
G
e
n
.
FI
F
O
1 of 7
T
o
BERT
CPU Interface & Global Configuration
(Routed to All Blocks)
CD0 to
CD15
CA0 to
CA7
CWR*
(CR/W*)
CRD*
(CDS*)
CCS*
CIM
CINT* CMS TEST
1 of 21
C
P
a
ri
ty
M
o
d
e
[
in
c
lu
d
e
s
H
D
LC
D
a
ta
Li
nk
,
F
E
A
C
, F
E
B
E
, C
P
, an
d
A
p
pl
ic
at
io
n
I
D
I
n
s
e
rt
io
n]
M
/ F
/ P
/
X
B
it
G
e
n
e
ra
ti
o
n
B
3
Z
S
Co
d
e
r
/
Un
ip
o
la
r
Co
d
e
r &
B
P
V
I
n
s
e
rt
io
n
F
A
S /
R
A
I /
Sn
/
AI
S
Ge
n
e
ra
ti
o
n
G747
For-
matter
7 to 1
Mux
3 to 1
Mux
C
B
it
G
e
ne
ra
ti
on
(
M
13
M
o
d
e
O
n
ly
)
& Bi
t St
u
ff
in
g
C
o
n
tr
o
l
C
B
it G
e
ne
ra
ti
on
&
B
it S
tuff
in
g
C
o
ntr
o
l
T3
Formatter
Sync
Control
Signal
Inversion
Control
FTCLK
FTD
FTDEN
FTSOF
mu
x
Si
g
n
a
l In
v
e
rs
io
n
&
F
o
rc
e
D
a
ta
C
o
n
tro
l
/
AI
S
G
e
n
e
ra
ti
o
n
C
P
a
ri
ty
M
o
d
e
[e
x
tr
a
c
ts
H
D
L
C
D
a
ta
L
ink
,
F
E
A
C
, F
E
B
E
, C
P
, an
d A
p
pl
ic
at
io
n
I
D
bi
t]
Al
a
rm
&
E
rro
r
D
e
te
c
tio
n
T3
F
ra
m
e
r
B
3
Z
S
De
c
o
d
e
r
/
Un
ip
o
la
r
De
c
o
d
e
r &
B
P
V
De
te
c
to
r
T3
Framer
Si
g
n
a
l I
n
v
e
rs
io
n
AI
S
Ge
n
.
FI
FO
To
B
E
R
T
AI
S
Ge
n
.
FI
F
O
To
B
E
R
T
C
Bi
t
D
e
c
o
d
ing
&
B
it D
e
s
tuff
in
g
C
o
ntr
o
l
G
7
47
F
ra
m
er
Al
ar
m
&
S
n
B
it D
e
te
c
ti
o
n
G747
Framer
1 to 3
Demux
1 to 7
Demux
C B
it
De
c
o
d
in
g
(M
1
3
M
o
d
e
O
n
ly
)
&
B
it D
e
s
tu
ffi
n
g
C
o
n
tr
o
l
Error
Counters
T
3
L
ine
L
o
op
ba
c
k
T
3
D
iag
n
o
st
ic
Lo
op
ba
c
k
T
3
P
a
y
lo
a
d
Lo
op
ba
ck
E
1
L
ine
Lo
op
ba
c
k
E
1
D
iag
no
st
ic
Lo
op
ba
c
k
HDLC Controller
with 256 Byte
Buffer
FEAC Controller
Signal
Inversion
Control
1
2
7
7
1
2
S
ign
a
l I
n
v
e
rs
io
n C
o
n
tr
o
l
S
ig
n
a
l In
v
e
rs
io
n
C
o
n
tro
l
LTCLK
LTDAT
LTCLK
LTDAT
LTCLK
LTDAT
LRCLK
LRDAT
LRCLK
LRDAT
LRCLK
LRDAT
LRCCLK
FRSOF
FRCLK
FRD
FRDEN
HRP
O
S
HR
NE
G
HRCL
K
HT
P
O
S
HT
NE
G
HTCL
K
Receive
BERT
BERT Mux
Transmit
BERT
BERT Mux
FRLOF
FRLOS
BE
R
T
In
s
e
rt
BE
R
T
In
s
e
rt
BE
R
T
In
s
e
rt
Loss Of Transmit Clock
HRCLK
LTCCLK
LTDATA
LTCLKA
LTDATB
LTCLKB
LRCLKA
LRCLKB
LRDATA
LRDATB
from
other
ports
from
other
ports
RST*
D
iag
no
s
ti
c
Er
ro
r
Ins
e
rt
io
n
FRMECU
Transmit
Receive
T3E3MS
(tied low)
JTAG
Test
Block
JTMS
JTDO
JTDI
JTCLK
JTRST*
FTMEI
E
1
Lo
op
T
im
e
d
M
o
d
e
G747E
(tied high)
CALE