
DS3112
46 of 133
Register Name:
IMSR
Register Description:
Interrupt Mask for Master Status Register
Register Address:
0Ah
Bit
# 7 6 5 4 3 2 1 0
Name —
T2E2SR2
T2E2SR1
FEAC
HDLC
BERT
COVF
OST
Default
— 0 0 0 0 0 0 0
Bit
# 15 14 13 12 11 10 9 8
Name — — — —
LORC
LOTC
T3E3SR
T1LB
Default
— — — — 0 0 0 0
Bit 0: One-Second Timer Boundary Occurrence (OST).
0 = interrupt masked
1 = interrupt unmasked
Bit 1: Counter Overflow Event (COVF).
0 = interrupt masked
1 = interrupt unmasked
Bit 2: Change in BERT Status (BERT).
0 = interrupt masked
1 = interrupt unmasked
Bit 3: Change in HDLC Status (HDLC).
0 = interrupt masked
1 = interrupt unmasked
Bit 4: Change in FEAC Status (FEAC).
0 = interrupt masked
1 = interrupt unmasked
Bit 5: Change in T2/E2 LOF or AIS Status (T2E2SR1).
0 = interrupt masked
1 = interrupt unmasked
Bit 6: Change in T2/E2 RAI Status (T2E2SR2).
0 = interrupt masked
1 = interrupt unmasked
Bit 8: T1 Loopback Detected (T1LB).
0 = interrupt masked
1 = interrupt unmasked
Bit 9: Change in T3/E3 Framer Status (T3E3SR).
0 = interrupt masked
1 = interrupt unmasked
Bit 10: Loss Of Transmit Clock (LOTC).
0 = interrupt masked
1 = interrupt unmasked
Bit 11: Loss Of Receive Clock (LORC).
0 = interrupt masked
1 = interrupt unmasked