24
PSoC CY8CTMG20x and CY8CTST200 TRM, Document No. 001-53603 Rev. *C
Section B: PSoC Core
Core Register Summary
This table lists all the PSoC registers for the CPU core in
order within their system resource configuration. The
grayed out bits are reserved bits. If you write these bits always write them with a value of ‘0’. For the core registers, the first ‘x’
in some
addresses represents either bank 0 or bank 1. These registers are listed throughout this manual in bank 0,
even though they are also available in bank 1.
Summary Table of the Core Registers
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
M8C REGISTER
(page
x,F7h
PgMode[1:0]
XIO_1
XIO
Carry
Zero
GIE
RL : 02
RAM PAGING (SRAM) REGISTERS
(page
)
x,6Ch
Data[7:0]
RW : 00
x,6Dh
Data[7:0]
RW : 00
x,6Eh
Data[7:0]
RW : 00
x,6Fh
Data[7:0]
RW : 00
0,D0h
Page Bits[2:0]
RW : 0
0,D1h
Page Bits[2:0]
RW : 0
0,D3h
Page Bits[2:0]
RW : 0
0,D4h
Page Bits[2:0]
RW : 0
0,D5h
Page Bits[2:0]
RW : 0
INTERRUPT CONTROLLER REGISTERS
(page
0,DAh
I2C
Sleep
SPI
GPIO
Timer0
TrueTouch
Analog
V Monitor
RW : 00
0,DBh
Endpoint3
Endpoint2
Endpoint1
Endpoint0
USB SOF
USB Bus Rst Timer2
Timer1
RW : 00
0,DCh
USB_WAKE Endpoint8
Endpoint7
Endpoint6
Endpoint5
Endpoint4
RW : 00
0,DEh
USB
Wakeup
Endpoint8
Endpoint7
Endpoint6
Endpoint5
Endpoint4
RW : 00
0,DFh
Endpoint3
Endpoint2
Endpoint1
Endpoint0
USB SOF
USB Bus
Reset
Timer2
Timer1
RW : 00
0,E0h
I2C
Sleep
SPI
GPIO
Timer0
TrueTouch
Analog
V Monitor
RW : 00
0,E1h
ENSWINT
RW : 0
0,E2h
Pending Interrupt[7:0]
RC : 00
GENERAL PURPOSE I/O (GPIO) REGISTERS
(page
)
0,00h
Data[7:0]
RW : 00
0,01h
Interrupt Enables[7:0]
RW : 00
0,04h
Data[7:0]
RW : 00
0,05h
Interrupt Enables[7:0]
RW : 00
0,08h
Data[7:0]
RW : 00
0,09h
Interrupt Enables[7:0]
RW : 00
0,0Ch
Data[7:0]
RW : 00
0,0Dh
Interrupt Enables[7:0]
RW : 00
1,00h
Drive Mode 0[7:0]
RW : 00
1,01h
Drive Mode 1[7:0]
RW : FF
1,04h
Drive Mode 0[7:0]
RW : 00
1,05h
Drive Mode 1[7:0]
RW : FF
1,08h
Drive Mode 0[7:0]
RW : 00
1,09h
Drive Mode 1[7:0]
RW : FF
1,0Ch
Drive Mode 0[7:0]
RW : 00
1,0Dh
Drive Mode 1[7:0]
RW : FF
0,10h
Data[7:0]
RW : 00
0,11h
Interrupt Enables[7:0]
RW : 00
1,10h
Drive Mode 0[7:0]
RW : 00
1,11h
Drive Mode 0[7:0]
RW : 00
Summary of Contents for PSoC CY8CTMG20 Series
Page 4: ...4 Contents Overview Feedback...
Page 26: ...26 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Section B PSoC Core Feedback...
Page 82: ...82 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Sleep and Watchdog Feedback...
Page 134: ...134 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C I2C Slave Feedback...
Page 142: ...142 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C System Resets Feedback...
Page 160: ...160 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C SPI Feedback...
Page 182: ...182 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Full Speed USB Feedback...
Page 302: ...302 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Glossary Feedback...