MB95710M Series
MB95770M Series
Document Number: 002-09307 Rev. *D
Page 66 of 172
• Operation in stop mode and watch mode
• If the pin state setting bit in the standby control register (STBC:SPL) is set to “1” and the device transits to stop
mode or watch mode, the pin is compulsorily made to enter the high impedance state regardless of the DDR4 reg-
ister value. The input of that pin is locked to “L” level and blocked in order to prevent leaks due to input open.
• If the pin state setting bit is “0”, the state of the port I/O or that of the peripheral function I/O remains unchanged
and the output level is maintained.
18.5 Port 5
Port 5 is a general-purpose I/O port. This section focuses on its functions as a general-purpose I/O port. For details of
peripheral functions, refer to their respective chapters in “New 8FX MB95710M/770M Series Hardware Manual”.
18.5.1 Port 5 configuration
Port 5 is made up of the following elements.
• General-purpose I/O pins/peripheral function I/O pins
• Port 5 data register (PDR5)
• Port 5 direction register (DDR5)
• Port 5 pull-up register (PUL5)
18.5.2 Block diagrams of port 5
• P50/TO01 pin
This pin has the following peripheral function:
• 8/16-bit composite timer ch. 0 output pin (TO01)
• P51/EC0 pin
This pin has the following peripheral function:
• 8/16-bit composite timer ch. 0 clock input pin (EC0)
• P52/TI0/TO00 pin
This pin has the following peripheral functions:
• 16-bit reload timer ch. 0 input pin (TI0)
• 8/16-bit composite timer ch. 0 output pin (TO00)
• P53/TO0 pin
This pin has the following peripheral function:
• 16-bit reload timer ch. 0 output pin (TO0)