MB95310L/370L Series
Document Number: 002-07519 Rev. *A
Page 27 of 80
13. Block Diagram (MB95370L Series)
14. CPU Core
■
Memory Space
The memory space of the MB95310L/370L Series is 64 Kbyte in size, and consists of an I/O area, a data area, and a program area.
The memory space includes areas intended for specific purposes such as general-purpose registers and a vector table. The
memory maps of the MB95310L/370L Series are shown below.
Flash with security function
(60/36/20 Kbyte)
RAM (2032/1008/496 bytes)
Interrupt controller
8/10-bit A/D converter
8/16-bit composite
timer ch. 0
Reset with LVD
Clock control
On-chip debug
Wild register
External interrupt
Port
Port
F
2
MC-8FX CPU
Internal Bus
P22/TO00
P13/TO01
P14/EC0
8/16-bit composite
timer ch. 1
P05/TO10
P06/TO11
P04/EC1
P00/AN00-P03/AN03
RST
X1
X0
X1A
X0A
P12/DBG
P00/INT00-P07/INT07
Watch counter
UART/SIO ch. 0
UART/SIO ch. 1
P14/UCK0
P11/UO0
P10/UI0
P07/UCK1
PE7/UO1
PE6/UI1
8/16bit PPG ch. 0
8/16bit PPG ch. 1
I
2
C
P20/PPG00
P21/PPG01
P16/PPG10
P15/PPG11
P23/SCL0
P24/SDA0
P13/ADTG
AV
CC
AV
ss
16-bit reload timer
P14/TI0
PE5/TO0
LCDC
(32 SEG
×
4 COM)
P90/V3-P92/V1
PA0/COM0-PA3/COM3
PB0/SEG00-PB7/SEG07
PC0/SEG08-PC3/SEG11
P60/SEG12-P67/SEG19
PE0/SEG20-PE7/SEG27
P07/SEG28-P04/SEG31
*
*: 8/16-bit composite timer ch. 1 and 16-bit reload timer ch. 0 can be used as an event counter when the event counter operating mode is enabled.
Oscillator
circuit
Main PLL
CR
oscillator