AT90S/LS4434 and AT90S/LS8535
15
Figure 21.
Single Cycle ALU Operation
The internal data SRAM access is performed in two System Clock cycles as described in Figure 22.
Figure 22.
On-chip Data SRAM Access Cycles
System Clock Ø
Total Execution Time
Register Operands Fetch
ALU Operation Execute
Result Write Back
T1
T2
T3
T4
System Clock Ø
WR
RD
Data
Data
Address
Address
T1
T2
T3
T4
Prev. Address
Read
Wr
ite