Revisions
ARM DDI 0388I
Copyright © 2008-2012 ARM. All rights reserved.
C-4
ID073015
Non-Confidential
Table C-4 Differences between issue C and issue D
Change
Location
Included
Preload Engine
(PE) in block diagram
Amended interrupt signals
Clarified data engine options
Clarified system design components
Clarified Compliance
Added PE to features
Included PE and PE FIFO size in configurable options
Clarified NEON SIMD and FPU options
Added
Test Features
section
Reworded the PTM interface section
Added a new section for Virtualization of interrupts
Included NEON SIMD clock gating in power control description
Replaced
nDERESET
with
nNEONRESET
Added
nWDRESET
Added
nPERIPHRESET
Changed voltage domain boundaries and description
2.5.4 Date Engine logic reset replaced
Cortex-A9 input signals
DECLAMP
removed, level shifters reference
removed
Communication to the power management controller
Table 3-1 J and T bit encoding removed
-
The Jazelle extension on page 3-3 moved
NEON technology on page 3-4 renamed and rewritten
3.4 Processor operating states removed
-
3.5 Data types removed
-
Multiprocessing Extensions section added
3.6 Memory formats renamed and moved
3.8 Security Extensions overview renamed and moved
Security Extensions architecture
Removed content, tables and figures from 4.1 that duplicates
ARM
Architecture Reference Manual
material
4.2 Duplicates of
ARM Architecture Reference Manual
material removed,
section renamed
4.3 Duplicates of
ARM Architecture Reference Manual
material removed,
section renamed