Revisions
ARM DDI 0388I
Copyright © 2008-2012 ARM. All rights reserved.
C-9
ID073015
Non-Confidential
Table C-7 Differences between issue G and issue H
Change
Location
Affects
Updated hardware configuration options for the TLB, BTAC and GHB sizes,
and the number of entries in the Instruction micro TLB.
r4p0
Update SCR register description
All
revisions
Update PRRR and NMRR register descriptions
All
revisions
Change to revision number
r4p0
Updated TLB Type Register description
r4p0
Updated TLB description
r4p0
r4p0
Updated BTAC description
About the L1 instruction side memory
system
r4p0
Added description of an enhanced data prefetching mechanism.
r4p0
Updated parity error support description
r4p0
Updated description of PLE Program New Channel operation
PLE Program New Channel operation
All
revisions
Updated heading of table describing Meaning of BVR as specified by BCR
bits [22:20]
All
revisions
Updated description of PMU architectural events
All
revision
Added new PMU events
r4p0
Updated description of WFE and WFI standby signals
All
revisions
Updated description of path optimization
All
revisions
Table C-8 Differences between issue H and issue I
Change
Location
Affects
Revision number changes only.
r4p1