Chapter 2
AMD-761™ System Controller Programmer’s Interface
39
24081D—February 2002
AMD-761™ System Controller Software/BIOS Design Guide
Preliminary Information
Base Address 1: GART Memory-Mapped Register Base
Dev0:F0:0x14
Register Description
This register provides the base address for the GART memory-mapped configuration register space (see “Memory-
Mapped Register Map” on page 140 for details).
31
30
29
28
27
26
25
24
Bit
Base_Addr_High
Reset
0
0
0
0
0
0
0
0
R/W
R/W
23
22
21
20
19
18
17
16
Bit
Base_Addr_High
Reset
0
0
0
0
0
0
0
0
R/W
R/W
15
14
13
12
11
10
9
8
Bit
Base_Addr_High
Base_Addr_Low
Reset
0
0
0
0
0
0
0
0
R/W
R/W
R
7
6
5
4
3
2
1
0
Bit
Base_Addr_Low
Prefetchable
Type
Memory
Reset
0
0
0
0
1
0
0
0
R/W
R