
Chapter 2
AMD-761™ System Controller Programmer’s Interface
135
24081D—February 2002
AMD-761™ System Controller Software/BIOS Design Guide
Preliminary Information
AGP/PCI Interrupt and Bridge Control
Dev1:0x3C
Register Description
31
30
29
28
27
26
25
24
Bit
Reserved
Reset
0
0
0
0
0
0
0
0
R/W
R
23
22
21
20
19
18
17
16
Bit
Bridge_Fast
_B2B_En
Secon_Bus
_Reset
Mas_Abort
_Mode
Reserved
VGA_En
ISA_En
SERR_En
Par_Resp_En
Reset
0
0
0
0
0
0
0
0
R/W
R
R/W
R
15
14
13
12
11
10
9
8
Bit
Int_Pin
Reset
0
0
0
0
0
0
0
0
R/W
R/W (See Note)
7
6
5
4
3
2
1
0
Bit
Int_Line
Reset
0
0
0
0
0
0
0
0
R/W
R/W
Bit Definitions
AGP/PCI Interrupt and Bridge Control (Dev1:0x3C)
Bit
Name
Function
31–24
Reserved
Reserved
23
Bridge_Fast_
B2B_En
Fast Back-to-Back Capable
This bit is always 0, indicating that the AMD-761™ system controller as a master is not
capable of generating fast back-to-back transactions to different agents on the
secondary bus.
22
Secon_Bus_Reset
Secondary Bus Reset
This bit is always 0. Reset for the secondary interface is done with the PCIRST# output of
the AMD-766™ peripheral bus controller.
21
Mas_Abort_Mode
Master Abort Mode
This bit is always 0. The response to a master abort is determined by the
RD_Data_Err_Dis bit, Dev0:F0:0x84 bit 12.