Page 2.62
CIRCUIT D E S C R I PTION
Mode 0 is the default configuration, in which memory is con-
tiguous from 0 to 192K.
In mode 1, the first 48K of bank 0 appears to be swapped
with the first 48K of bank 1. The two 16K areas, and the
rest of RAM, are unchanged. This configuration may be used
for MP/M
* while running the 8085 CPU.
In mode 2, the first 48K of bank 0 appears to be swapped
with the first 48K of bank 2. The two 16K areas, and the
middle 64K of RAM, are unchanged. This configuration may
also be used for MP/M while running the 8085 CPU.
In mode 3,
56K in bank 0 appears to be swapped with 56K
in bank 1. Four kilobyte buffers above and below each 56K
area remain
unchanged, as
does the top
64K bank.
This con-
figuration would permit using an extended BIOS when running
CP/M-2.2
*
(8-bit operating system software).
Note that, in all cases, the memory only appears to be swap-
ped from the memories point of view. When the CPU address-
es the swapped memory, the
memory map decoder merely
asserts a different RAS line than it normally would.
For example, assume that the Computer is operating in config-
uration ¹4. If the CPU should write to the byte at the 6K
location, U111 would assert REN1 instead of RENO. The
memory at the 70K location will be written to. Bear in mind,
however, that as far as the CPU (and the programmer) is
concerned, the byte at 6K was written to.
Address lines BA12-BA15 allow the memory map decoder
to keep some sections of memory in place down to 4K incre-
ments.
*Copyright, Digital Research.
Содержание Z-100 Series
Страница 2: ...This Document was scanned and contributed by...
Страница 7: ......
Страница 37: ......
Страница 163: ...page 2 125 SEMICONDUCTOR IDENTIFICATION IODEC E 0 decoder for the Z 100 Macros Symbols No Fatal er r or s...
Страница 171: ...page 2 133 SEMICONDUCTOR IDENTIFICATION...
Страница 322: ......
Страница 354: ...Dp p 50 100 0 0 0 4 e C3 4 4 0 Ph Ir COMPONENT BOTTOM S IDE SIDE 0 cs 0 lJ JJ JJ 0 OX g gi l 4 S100 BUS CONNECTION...
Страница 355: ...I N STATUS PORT T E R F A C E CONTROL LATCH 5 25 1797 DATA AND WR ITE PRECOMPEN SATION SEPARATION BLOCK DIAGRAM...
Страница 374: ...G ND CP2 CP3 R 3 R 4 o Ij QQQQQQQQQ Q Q Q Q Q Q Q Q Q XXQXXQQXQ Q Q amzm PICTORIAL 6 5 Caiibration Locations...
Страница 390: ...R9 1 R4 Ri R1 TG43 PS U1 R 19 U18 U21 I Z 14 UaS U32 CIRCUIT I Shown from the c component...
Страница 397: ...Page 7 1 5 1 4 Floppy Drives 7 2 Description Programming Cable Connections Operation 7 5 7 6...
Страница 404: ......
Страница 405: ...Page 8 1 Power Supply Power Line Considerations Specifications 8 2 8 3...
Страница 411: ...page 9 3 REPLACEMENT PARTS LIST V s 1 s I t V p 10 ALL IN ONE...
Страница 415: ...Page 9 7 ACE5fENT p4RTS L 45 44 43 46 61 42 60 40 50 52 I...
Страница 417: ...page 9 9 REPLACEMENT PARTS LIST 1 4 9 io 20 1II l I i jj e e 1 I 17...
Страница 419: ...Page 9 f E LACEMENT pRTS LIST 23 24 h 2S 26 28 29 L 41 40 C 3 0 I t tj t 3 4 Q t...
Страница 426: ......