
• Cache Coherent Interconnect for Accelerators (CCIX) Transport Specification 1.0 (available at
).
Features
• Support for the following PCI Express architecture components:
○
PCI Express Endpoint, Legacy Endpoint
○
Root Port
○
Switch Upstream and Downstream Ports
• 2.5 GT/s, 5.0 GT/s and 8.0 GT/s line rates with x1, x2, x4, x8, and x16 lane operation.
• 16.0 GT/s line rate with x1, x2, x4, x8 lane operation.
• CCIX support in PCI Express and EDR PHY Modes
○
PCI Express support for Gen4x4, and Gen4x8
• Advanced Error Reporting (AER) and End-to-End CRC (ECRC)
• Two PCI Express virtual channels
○
One PCI Express compliant virtual channel, eight traffic classes
○
One CCIX compliant virtual channel
• Support for multiple functions and Single-Root IO Virtualization (SR-IOV)
○
Up to 4 physical functions
○
Up to 252 virtual functions
• PASID Prefix capability supported
• Built-in lane reversal and receiver lane-lane de-skew
• 3 x 64-bit or 6 x 32-bit Base Address Registers (BARs) that are fully configurable
○
Expansion ROM BAR supported
• All Interrupt types are supported:
○
INTx
○
32 multi-vector MSI capability
○
MSI-X capability with up to 2048 vectors with optional built-in vector tables
• Features that enable high-performance applications include:
○
AXI4-Stream TLP Straddle on Requester Completion Interface
○
Address Translation Services (ATS) and Page Request Interface (PRI) Messaging
Chapter 1: Overview
PG346 (v3.3) November 16, 2022
CPM Mode for PCI Express
9