![Xilinx Versal ACAP CPM4 Скачать руководство пользователя страница 188](http://html1.mh-extra.com/html/xilinx/versal-acap-cpm4/versal-acap-cpm4_product-manual_3396183188.webp)
Chapter 5
Design Flow Steps
This section describes customizing and generating the Versal
®
ACAP CPM Mode for PCIe,
constraining the Versal
®
ACAP CPM Mode for PCIe, and the simulation, synthesis, and
implementation steps that are specific to this IP Versal
®
ACAP CPM Mode for PCIe. More
detailed information about the standard Vivado
®
design flows and the IP integrator can be found
in the following Vivado Design Suite user guides:
• Vivado Design Suite User Guide: Designing IP Subsystems using IP Integrator (
)
• Vivado Design Suite User Guide: Designing with IP (
• Vivado Design Suite User Guide: Getting Started (
• Vivado Design Suite User Guide: Logic Simulation (
Customizing and Generating the CIPS IP Core
for CPM4
This section includes information about using the Vivado
®
Design Suite to customize and
generate the Control, Interfaces and Processing System IP core. This section configures the CIPS
IP core to access the CPM PCIe controllers directly. For extended information about the CIPS IP
core, see the Control, Interface and Processing System LogiCORE IP Product Guide (
).
Configuring the CIPS IP Core
1. In the Vivado IDE, select IP Integrator → Create Block Design from the Flow Navigator, as
shown in the following figure.
Chapter 5: Design Flow Steps
PG346 (v3.3) November 16, 2022
CPM Mode for PCI Express
188