
Figure 6: Basic PCI Express Root Complex Use Case
NEON
SP, DP FPU
128-bit Vector DSP
Q-SPI
1,2,4,8 bit
SLCR
System Level
Control
Registers
NEON
SP, DP FPU
128-bit Vector DSP
Processor
System (PS)
Parallel 8 bit
NOR/SRAM
NAND 8, 16bit
USB
DMA
USB
DMA
GigE
DMA
GigE
DMA
SD
DMA
SD
DMA
GPIO x54, x64
UART
UART
I2C
I2C
SPI
SPI
CAN
CAN
TTC/WDT
PJTAG
Coresight
Trace In
Trace Out
Cross Trigger
Reset
CLK / PLL
CPU, DDR, IOU
ARM A9
32 KB I Cache
32 KB D Cache
ARM A9
32 KB I Cache
32 KB D Cache
IRQ
20 I, 29 O
SCU- Snoop Control Unit
L2
Cache Memory
256 KB
Core Switch
OCM
On Chip Memory
256 KB
DMA
8 channel
Mem Switch
DDR
Memory
Controller
DDR2
DDR3
LPDDR2
16-bit
32-bit
16- bit w/ECC
AXGM# x 2
General Purpose
32-bit AXI Master
AXGS# x 2
General Purpose
32-bit AXI Slave
AXCS
AXI Coherent
64-bit Slave
AXDS# x 4
AXI Data
32/64
32- bit AXI
64- bit AXI
FMIO
System
Controller
M0
128b
32b
AXI0
64b
AXI1
128b
S0
M0
64/128b
AXI MM
PCIe
S
64/128b
PCIe 4.0
GT
POR_B
SRST_B
CLK
DDR
APB
Register Access
DAP
MIO
[53:0]
System
Reset
System
Clock
PCIe
Interrupts
CPM
PCAP
ProcessorConfig
M0
S0
X22670-121420
Chapter 1: Overview
PG346 (v3.3) November 16, 2022
CPM Mode for PCI Express
21