Table 10: Transmitter Channel 2/3 Control (0x34)
Bit
Default
Value
Access
Type
Description
31:3
Reserved
2:0
0x2
R/W
Channel Mux Value: Specify a value to Multiplex the audio channel output.
0x0 : Output on I2S channel 1 is disabled
0x1 : I2S channel 1 outputs the audio received on channel 0 /1
0x2 : I2S channel 1 outputs the audio received on channel 2 /3
0x3 : I2S channel 1 outputs the audio received on channel 4 /5
0x4: I2S channel 1 outputs the audio received on channel 6 /7
Any other value are reserved
Channel 4/5 Control (0x38)
The IP provides a mechanism to route the audio channels onto any I2S output. For example,
audio received on channels 2/3 can be routed to output on any of the four I2S ports. Similarly
audio received on channels 0/1 can be routed to all of the four I2S ports.
Table 11: Transmitter Channel 4/5 Control (0x38)
Bit
Default
Value
Access
Type
Description
31:3
Reserved
2:0
0x3
R/W
Channel Mux Value: Specify a value to Multiplex the audio channel output.
0x0 : Output on I2S channel 2 is disabled
0x1 : I2S channel 2 outputs the audio received on channel 0 /1
0x2 : I2S channel 2 outputs the audio received on channel 2 /3
0x3 : I2S channel 2 outputs the audio received on channel 4 /5
0x4: I2S channel 2 outputs the audio received on channel 6 /7
Any other value are reserved
.
Channel 6/7 Control (0x3C)
The IP provides a mechanism to route the audio channels onto any I2S output. For example,
audio received on channels 2/3 can be routed to output on any of the four I2S ports. Similarly
audio received on channels 0/1 can be routed to any of the four I2S ports.
Table 12: Transmitter Channel 6/7 Control (0x3C)
Bit
Default
Value
Access
Type
Description
31:3
Reserved
Chapter 3: Product Specification
PG308 (v1.0) April 4, 2018
www.xilinx.com
[placeholder text]
I2S Transmitter and I2S Receiver
15
Send Feedback