Table 24: Receiver Channel 6/7 Control (0x3C)
Bit
Default
Value
Access
Type
Description
31:3
Reserved
2:0
0x4
R/W
Channel Mux Value: Specify a value to Multiplex the audio channel output.
0x0 : disabled
0x1 : Audio received on I2S channel 3 is routed as audio channel 0 /1
0x2 : Audio received on I2S channel 3 is routed as audio channel 2 /3
0x3 : Audio received on I2S channel 3 is routed as audio channel 4 /5
0x4: Audio received on I2S channel 3 is routed as audio channel 6 /7
Any other value are reserved
Notes:
1.
Ensure that the value programmed in the above four registers should be unique and different. The IP may not
behave as expected if the same value is programmed in all the registers.
AES Channel Status (0x50-0x64)
These six registers together allow the user to specify the 192 bit Channel Status Information that
is inserted over the Audio block. These registers give the value in order of LSB to MSB. The
register 0x50 should have the bits [31:0] of 192 bit channel status, while register 0x64 should
have the bits [191:160].
Table 25: Receiver AES Channel Status (0x50-0x64)
Bit
Default
Value
Access
Type
Description
31:0
0
R/W
32bit AES value: 32 bit AES Channel Status value.
Chapter 3: Product Specification
PG308 (v1.0) April 4, 2018
www.xilinx.com
[placeholder text]
I2S Transmitter and I2S Receiver
21
Send Feedback