
FPGA Registers
EPU-4562 Programmer’s Reference Manual
39
Table 47: UARTMODE1 – UART MODE Register #1
Bits
Identifier
Access
Default
Description
7
UART4_485ADC
R/W
0
COM4 RS-485 Automatic Direction Control:
0 – Disabled
1 – Enabled
Note:
Only enable in RS-485 mode. The COM4_MODE in
XCVRMODE register must also be set to a ’1’
6
UART3_485ADC
R/W
0
COM3 RS-485 Automatic Direction Control:
0 – Disabled
1 – Enabled
Note:
Only enable in RS-485 mode. The COM3_MODE in
XCVRMODE register must also be set to a ’1’
5
UART2_485ADC
R/W
0
COM2 RS-485 Automatic Direction Control:
0 – Disabled
1 – Enabled
Note:
Only enable in RS-485 mode. The COM2_MODE in
XCVRMODE register must also be set to a ’1’
4
UART1_485ADC
R/W
0
COM1 RS-485 Automatic Direction Control:
0 – Disabled
1 – Enabled
Note:
Only enable in RS-485 mode. . The COM1_MODE in
XCVRMODE register must also be set to a ’1’
3
UART4_EN
R/W
0
UART #4 Output Enable:
0 – Tx and RTS outputs are disabled
1 – Tx and RTS outputs are enabled
Note: If disabled the UART I/O space is freed up.
2
UART3_EN
R/W
0
UART #3 Output Enable:
0 – Tx and RTS outputs are disabled
1 – Tx and RTS outputs are enabled
Note:
If disabled the UART I/O space is freed up.
1
UART2_EN
R/W
0
UART #2 Output Enable:
0 – Tx and RTS outputs are disabled
1 – Tx and RTS outputs are enabled
Note:
If disabled the UART I/O space is freed up.
0
UART1_EN
R/W
0
UART #1 Output Enable:
0 – Tx and RTS outputs are disabled
1 – Tx and RTS outputs are enabled
Note:
If disabled the UART I/O space is freed up.