
FPGA Registers
EPU-4562 Programmer’s Reference Manual
17
MISCSR4 – Miscellaneous Control Register #4
This register is used to monitor the overcurrent status of the 2x USB 3.0 VBUS power switch.
Table 12: MISCSR4 – Misc. Control Register #4
Bits
Identifier
Access
Default
Description
7
RESERVED
RO
0
Reserved – Writes are ignored. Reads always return 0
6
RESERVED
RO
0
Reserved – Writes are ignored. Reads always return 0
5
USB3_OC2
RO
N/A
The status of the overcurrent signal on VBUS power switch for
second USB 3.0 Port 2. This signal also passed to the second
USB_2_3_OC# input on the COM Express connector.
0 – USB 3.0 VBUS power switch is operating normally or it is
disabled
1 – USB 3.0 VBUS power switch is in an overcurrent shutdown
state and must be restarted
4
USB3_OC1
RO
N/A
The status of the overcurrent signal on VBUS power switch for first
USB 3.0 Port 1. This signal also passed to the first USB_0_1_OC#
input on the COM Express connector.
0 – USB 3.0 VBUS power switch is operating normally or it is
disabled
1 – USB 3.0 VBUS power switch is in an overcurrent shutdown
state and must be restarted
3
RESERVED
RO
0
Reserved – Writes are ignored. Reads always return 0
2
RESERVED
RO
0
Reserved – Writes are ignored. Reads always return 0
1
USB3_DIS2
R/W
0
Used to control the enable on VBUS power switch for second USB
3.0 Port 2.
0 – USB 3.0 VBUS power switch is enabled
1 – USB 3.0 VBUS power switch is disabled
0
USB3_DIS1
R/W
0
Used to control the enable on VBUS power switch for first USB 3.0
Port 1.
0 – USB 3.0 VBUS power switch is enabled
1 – USB 3.0 VBUS power switch is disabled