![Transmeta Crusoe TM5500 Скачать руководство пользователя страница 97](http://html1.mh-extra.com/html/transmeta/crusoe-tm5500/crusoe-tm5500_system-design-manual_1152433097.webp)
A
A
B
B
C
C
D
D
E
E
F
F
G
G
H
H
1
1
2
2
3
3
4
4
IF BIOS_BSY# SIGNAL IS USED,
CONNECT TO GPI OF SOUTHBRIDGE
OR OTHER DEVICE.
If used for System BIOS only, install 512K (or 256K).
If used for System BIOS and CMS, install 2M.
In TM5X00 systems, the lower 3/4 of the ROM are protected and unable to be erased (i.e. by an 'erase all' command to the ROM). The unprotect
circuit allows CMS to reprogram protected sectors during a CMS upgrade (TM5X00 only). Note how EPROMA[2..1] signals are connected to the 2MB ROM.
These signals act as bank selects to select either CMS sectors or BIOS. When CMS has decompressed and is ready to run x86 code, these signals
select the highest bank (11) to allow access to the BIOS code.
SB_GPIO_A CAN BE USED TO ALLOW
BIOS TO GATE WRITES TO THE
PARALLEL ROM.
SB_GPIO_B IS USED TO
ENABLE/DISABLE APPLICATION OF
12V TO THE PARALLEL ROM.
TM5800 Design Guide
Custom
A
Basil
Tuesday, November 27, 2001
1
1
Parallel ROM with CMS Option
3940 Freedom Circle
Santa Clara, CA. 95054
(408) 919-3000
DOCUMENT#
Copyright (C) 1995-2001 Transmeta
Corporation. All rights reserved.
This document contains confidential and
proprietary information of Transmeta
Corporation. It is not to be disclosed or used
except in accordance with applicable
agreements. This copyright notice does not
evidence any actual or intended publication of
such document.
Page
of
Title:
Document Number:
Size:
Revision:
Date:
Author:
Project:
SA11
SA1
SA15
SA0
XD6
BIOS_RST#
UNPROTECT_S
SA9
XD4
SA7
XD5
SA12
SA10
XD0
SA8
UNPROTECT_R
XD7
SA5
SA4
SA14
SA13
XD2
ROM_WE#
XD1
XD3
SA2
SA18
SA16
RST_CTL
SA17
SA6
SA3
SB_GPIO_B
EPROMA2
PCI_RST#
MEMR#
ROMCS#
EPROMA1
MEMW#
SB_GPIO_A
SB_GPIO_C#
SA[18..0]
XD[7..0]
V5_0
V3_3
V5_0
V3_3
V5_0
V12_0
R5
10K
1
2
R3
4.7K
1
2
C1
1000pF
1
2
C2
0.1uF
1
2
D1
BAT54C
1
2
3
Q2
IRLML2402
INTL RECTIFIER
1
2
3
R4
10K
1
2
R6
10K
1
2
Q1
IRLML6302
INTL RECTIFIER
1
2
3
R1
10K
1
2
C3
0.1uF
1
2
R7
10K
1
2
R9
0
NI
1
2
U1
7SZ32
1
2
4
5
3
R8
10
1
2
X1
29F160TP-70PFTN
FUJITSU
25
24
23
22
21
20
19
18
8
7
6
5
4
3
2
1
48
17
16
12
26
11
28
29
31
33
35
38
40
42
44
15
30
32
34
36
39
41
43
45
37
46
27
47
9
14
10
13
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
A10
A11
A12
A13
A14
A15
A16
A17
A18
RESET#
CE#
WE#
OE#
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
RY/BY#
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15/A-1
VCC
GND
GND
BYTE#
A19
NC_14
NC_10
NC_13
R2
1K
1
2
Содержание Crusoe TM5500
Страница 1: ...TM5500 TM5800 System Design Guide July 17 2002...
Страница 6: ...July 17 2002 6 List of Tables...
Страница 8: ...July 17 2002 8 List of Figures...
Страница 50: ...July 17 2002 50 Processor Power Supplies and Power Management...
Страница 110: ...July 17 2002 110 System Design Considerations...
Страница 122: ...July 17 2002 122 System Design Checklists...
Страница 128: ...July 17 2002 128 Serial Write protection PLD Data...
Страница 130: ...July 17 2002 130 Index...