![Transmeta Crusoe TM5500 Скачать руководство пользователя страница 60](http://html1.mh-extra.com/html/transmeta/crusoe-tm5500/crusoe-tm5500_system-design-manual_1152433060.webp)
A
A
B
B
C
C
D
D
E
E
F
F
G
G
H
H
1
1
2
2
3
3
4
4
TM5800 Design Guide
Custom
A
Basil
Friday, November 30, 2001
1
2
Single Bank DDR Down (1/2)
3940 Freedom Circle
Santa Clara, CA. 95054
(408) 919-3000
DOCUMENT#
Copyright (C) 1995-2001 Transmeta
Corporation. All rights reserved.
This document contains confidential and
proprietary information of Transmeta
Corporation. It is not to be disclosed or used
except in accordance with applicable
agreements. This copyright notice does not
evidence any actual or intended publication of
such document.
Page
of
Title:
Document Number:
Size:
Revision:
Date:
Author:
Project:
DDR_DQM0
DDR_DQ21
DDR_DQ24
DDR_BA0
DDR_A12
DDR_RAS#
DDR_DQM2
DDR_DQ14
DDR_A3
DDR_DQ26
DDR_DQ6
DDR_MWE#
DDR_DQ8
CLK_DDRA#
DDR_A3
DDR_DQ3
DDR_DQS2
DDR_A11
DDR_DQ28
DDR_DQM1
DDR_A0
DDR_DQ1
CLK_DDRA
DDR_DQ23
DDR_DQ18
DDR_DQ2
DDR_BA0
DDR_A1
DDR_RAS#
DDR_A1
DDR_DQ5
DDR_A4
DDR_DQ15
DDR_DQ11
DDR_DQS0
DDR_DQ27
DDR_A5
DDR_CAS#
DDR_DQ10
DDR_DQM3
DDR_BA1
DDR_A4
CLK_DDRA
DDR_A8
DDR_DQ13
DDR_CAS#
DDR_A2
DDR_DQ22
DDR_DQ9
DDR_A5
DDR_DQ25
DDRVREF
DDR_DQ12
DDR_DQ4
DDR_CKE0
DDR_DQ0
DDR_A9
DDR_A8
DDR_A11
DDR_A6
DDR_A9
DDR_CKE0
DDR_A12
DDR_DQS1
DDR_A6
DDR_CS0#
DDR_BA1
DDR_DQ29
DDRVREF
DDR_DQ17
DDR_DQ7
DDR_DQS3
DDR_A10
DDR_A7
DDR_DQ30
DDR_DQ31
DDR_A0
DDR_DQ20
DDR_CS0#
DDR_DQ16
DDR_MWE#
DDR_A7
DDR_DQ19
DDR_A10
CLK_DDRA#
DDR_A2
DDR_BA0
DDR_DQ[63:0]
DDR_A[12:0]
CLK_DDRA
DDR_RAS#
DDR_DQM[7:0]
DDR_CAS#
DDR_CKE0
DDR_DQS[7:0]
DDR_BA1
DDR_CS0#
CLK_DDRA#
DDRVREF
DDR_MWE#
DDRVREF
V2_5_STR
V2_5_STR
V2_5_STR
R1
768
1%
1
2
U2
128Mb DDR SDRAM
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
VDD
DQ0
VDDQ
DQ1
DQ2
VSSQ
DQ3
DQ4
VDDQ
DQ5
DQ6
VSSQ
DQ7
NC1
VDDQ
LDQS
NC2
VDD
NU/QFC
LDM
WE#
CAS#
RAS#
CS#
NC3
BA0
BA1
A10/AP
A0
A1
A2
A3
VDD
VSS
DQ15
VSSQ
DQ14
DQ13
VDDQ
DQ12
DQ11
VSSQ
DQ10
DQ9
VDDQ
DQ8
NC6
VSSQ
UDQS
NC5
VREF
VSS
UDM
CK#
CK
CKE
NC4
A12
A11
A9
A8
A7
A6
A5
A4
VSS
R2
768
1%
1
2
C1
0.1uF
X7R
1
2
U1
128Mb DDR SDRAM
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
VDD
DQ0
VDDQ
DQ1
DQ2
VSSQ
DQ3
DQ4
VDDQ
DQ5
DQ6
VSSQ
DQ7
NC1
VDDQ
LDQS
NC2
VDD
NU/QFC
LDM
WE#
CAS#
RAS#
CS#
NC3
BA0
BA1
A10/AP
A0
A1
A2
A3
VDD
VSS
DQ15
VSSQ
DQ14
DQ13
VDDQ
DQ12
DQ11
VSSQ
DQ10
DQ9
VDDQ
DQ8
NC6
VSSQ
UDQS
NC5
VREF
VSS
UDM
CK#
CK
CKE
NC4
A12
A11
A9
A8
A7
A6
A5
A4
VSS
C16
0.001uF
X7R
1
2
Содержание Crusoe TM5500
Страница 1: ...TM5500 TM5800 System Design Guide July 17 2002...
Страница 6: ...July 17 2002 6 List of Tables...
Страница 8: ...July 17 2002 8 List of Figures...
Страница 50: ...July 17 2002 50 Processor Power Supplies and Power Management...
Страница 110: ...July 17 2002 110 System Design Considerations...
Страница 122: ...July 17 2002 122 System Design Checklists...
Страница 128: ...July 17 2002 128 Serial Write protection PLD Data...
Страница 130: ...July 17 2002 130 Index...