![Transmeta Crusoe TM5500 Скачать руководство пользователя страница 86](http://html1.mh-extra.com/html/transmeta/crusoe-tm5500/crusoe-tm5500_system-design-manual_1152433086.webp)
July 17, 2002
86
System Design Considerations
6.2 System Reset
TM5500/TM5800 processors require the reset connections shown below for proper operation. This allows the
Transmeta Debug Module (TDM) to assert JTAG reset and RESET# (needed for some debugging functions)
without asserting PCI_RST#. A system-level PCI reset will also assert JTAG_TRST# and RESET#, which is
needed for normal operation.
Figure 20:
System Reset Diagram
Note
During system power-up, TM5500/TM5800 processors drive the P_PCI_RST# pin invalid (high) when V3_3
(3.3 V I/O power supply) is powered and V_CPU_CORE (processor core supply) is not powered. In some
systems the southbridge can also be driving PCI_RESET# valid (low) during this time period, creating a
conflict if these signals are directly tied together. The 10 K
Ω
resistor in the circuit above prevents the
processor P_PCI_RST# high-level output signal during power-up from driving against the southbridge
PCI_RESET# signal.
TDM_TRST#
TDM_RST#
PCI_RST#
TRST#
RESET#
P_PCI_RST#
TM5x00
G9
H19
E8
4.7K
1.2K
10K
Содержание Crusoe TM5500
Страница 1: ...TM5500 TM5800 System Design Guide July 17 2002...
Страница 6: ...July 17 2002 6 List of Tables...
Страница 8: ...July 17 2002 8 List of Figures...
Страница 50: ...July 17 2002 50 Processor Power Supplies and Power Management...
Страница 110: ...July 17 2002 110 System Design Considerations...
Страница 122: ...July 17 2002 122 System Design Checklists...
Страница 128: ...July 17 2002 128 Serial Write protection PLD Data...
Страница 130: ...July 17 2002 130 Index...