TAMC900 User Manual Issue 2.0.1
Page 24 of 71
5 Address Map
5.1 PCI Express Configuration
The TAMC900 module will be present in the PCI Device Tree with the subsequent information.
PCI Information
Hex Value
Description
Vendor
0x1498
TEWS TECHNOLOGIES GmbH
Device ID
0x8384
TAMC900
Class Code
0x118000
Signal Processing Controller
Table 5-1 : TAMC900 PCI Device Information
The information about the local (on board) addressable data regions are summarized in the subsequent
table.
Local
Space
PCI Base Address
(Offset in PCI
Configuration
Space)
PCI
Space
Mapping
Size
(Byte)
Port
Width
(Bit)
Endian
Mode
Description
0
0 (0x10)
MEM
1024
32
Little
Register Space
1 1
(0x14)
MEM
8192
32
Little
DMA Descriptor
Space
Table 5-2 : TAMC900 Local Space Configuration
Accessing the module spaces have to be performed in single 32 bit transactions.
Error handling has been implemented in accordance with PCI Express Specification to ensure system
stability. This means on the one hand unsupported TLPs (compare Table below “TLP Type Summary”) are
dumped so that these may not affect the internal logic. On the other hand an error message (TLP) will be
generated and transmitted to Root Complex.